S1D13505 Epson Electronics America, Inc., S1D13505 Datasheet - Page 502

no-image

S1D13505

Manufacturer Part Number
S1D13505
Description
LCD Controller
Manufacturer
Epson Electronics America, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S1D13505F00A
Manufacturer:
EPSON
Quantity:
254
Part Number:
S1D13505F00A100
Manufacturer:
EPSON
Quantity:
8 000
Part Number:
S1D13505F00A2
Manufacturer:
EPSON
Quantity:
5
Part Number:
S1D13505F00A2
Manufacturer:
EPSON/爱普生
Quantity:
20 000
Part Number:
S1D13505F00A200
Manufacturer:
EPSON
Quantity:
1 400
Part Number:
S1D13505F00A200
Manufacturer:
Epson Electronics America Inc-Semiconductor Div
Quantity:
10 000
Part Number:
S1D13505F00A200
Manufacturer:
EPSON/爱普生
Quantity:
20 000
Page 14
3.2 PowerPC Host Bus Interface Signals
S1D13505
X23A-G-008-05
The interface requires the following signals:
• BUSCLK is a clock input which is required by the S1D13505 host bus interface. It is
• The address inputs AB[20:0], and the data bus DB[15:0], connect directly to the
• M/R# (memory/register) selects between memory or register access. It may be
• Chip Select (CS#) must be driven low whenever the S1D13505 is accessed by the
• RD/WR# connects to RD/WR which indicates whether a read or a write access is being
• WE1# connects to BI (burst inhibit signal). WE1# is output by the S1D13505 to indicate
• WE0# and RD# connect to TSIZ1 and TSIZ0 (high and low byte enable signals). These
• WAIT# connects to TA and is output from the S1D13505 that indicates the PowerPC
• The Bus Start (BS#) signal connects to TS (the transfer start signal).
separate from the input clock (CLKI) and is typically driven by the host CPU system
clock.
PowerPC bus address (A[11:31]) and data bus (D[0:15]), respectively. MD4 must be set
to select the proper endian mode upon reset.
connected to an address line, allowing system address A10 to be connected to the M/R#
line.
PowerPC bus.
performed on the S1D13505.
whether the S1D13505 is able to perform burst accesses.
signals must be driven by the PowerPC bus to indicate the size of the transfer taking
place on the bus.
bus must wait until data is ready (read cycle) or accepted (write cycle) on the host bus.
Since the PowerPC bus accesses to the S1D13505 may occur asynchronously to the
display update, it is possible that contention may occur in accessing the S1D13505
internal registers and/or display buffer. The WAIT# line resolves these contentions by
forcing the host to wait until the resource arbitration is complete.
Interfacing to the Motorola MPC821 Microprocessor
Epson Research and Development
Vancouver Design Center
Issue Date: 01/02/05

Related parts for S1D13505