LAN9311-NZW Standard Microsystem (Smsc), LAN9311-NZW Datasheet - Page 452

no-image

LAN9311-NZW

Manufacturer Part Number
LAN9311-NZW
Description
Ethernet Switch 2-Port 10Mbps/100Mbps 128-Pin XVTQFP
Manufacturer
Standard Microsystem (Smsc)
Datasheet

Specifications of LAN9311-NZW

Package
128XVTQFP
Phy/transceiver Interface
MII
Number Of Primary Switch Ports
2
Maximum Data Rate
100 Mbps
Internal Memory Buffer Size
32 KB
Vlan Support
Yes
Power Supply Type
Analog
Minimum Single Supply Voltage
3 V
Maximum Single Supply Voltage
3.6 V
Maximum Supply Current
0.295 A
Maximum Power Dissipation
1070 mW

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9311-NZW
Manufacturer:
Standard
Quantity:
2
Part Number:
LAN9311-NZW
Manufacturer:
Microchip Technology
Quantity:
10 000
Revision 1.7 (06-29-10)
15.5.9
SYMBOL
t
cycle
t
t
t
t
t
t
csh
asu
dsu
csl
ah
dh
A[2:1], END_SEL
TX Data FIFO Direct PIO Write Cycle Timing
Please refer to
description of this mode.
FIFO_SEL
Note: A TX Data FIFO direct PIO write cycle begins when both nCS and nWR are asserted. The
nCS, nWR
Write Cycle Time
nCS, nWER Assertion Time
nCS, nWR De-assertion Time
Address, FIFO_SEL Setup to nCS, nWR Assertion
Address, FIFO_SEL Hold Time
Data Setup to nCS, nWR De-assertion
Data Hold Time
D[15:0]
cycle ends when either or both nCS and nWR are de-asserted. They may be asserted and de-
asserted in any order.
Table 15.13 TX Data FIFO Direct PIO Write Cycle Timing Values
Figure 15.9 TX Data FIFO Direct PIO Write Cycle Timing
Section 8.5.9, "TX Data FIFO Direct PIO Writes," on page 112
DESCRIPTION
t
asu
DATASHEET
452
Two Port 10/100 Managed Ethernet Switch with 16-Bit Non-PCI CPU Interface
t
csl
t
t
cycle
dsu
MIN
45
32
13
7
0
0
0
t
dh
t
ah
TYP
t
csh
SMSC LAN9311/LAN9311i
MAX
for a functional
Datasheet
UNITS
nS
nS
nS
nS
nS
nS
nS

Related parts for LAN9311-NZW