NNDK-MOD5272-KIT NetBurner Inc, NNDK-MOD5272-KIT Datasheet - Page 385

KIT DEVELOP NETWORK FOR MOD5272

NNDK-MOD5272-KIT

Manufacturer Part Number
NNDK-MOD5272-KIT
Description
KIT DEVELOP NETWORK FOR MOD5272
Manufacturer
NetBurner Inc
Series
ColdFire®r

Specifications of NNDK-MOD5272-KIT

Main Purpose
*
Embedded
*
Utilized Ic / Part
MOD5272
Primary Attributes
*
Secondary Attributes
*
Processor To Be Evaluated
MOD5272
Interface Type
RS-232, RS-485, USB
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Contains lead / RoHS non-compliant
Other names
528-1001
USRn[RxRDY]
MOTOROLA
16.5.2.2 Receiver
The receiver is enabled through its UCRn, as described in Section 16.3.5, “UART
Command Registers (UCRn).” Figure 16-26 shows receiver functional timing.
When the receiver detects a high-to-low (mark-to-space) transition of the start bit on RxD,
the state of RxD is sampled each 16× clock for eight clocks, starting one-half clock after
the transition (asynchronous operation) or at the next rising edge of the bit time clock
(synchronous operation). If RxD is sampled high, the start bit is invalid and the search for
the valid start bit begins again.
If RxD is still low, a valid start bit is assumed and the receiver continues sampling the input
at one-bit time intervals, at the theoretical center of the bit, until the proper number of data
bits and parity, if any, is assembled and one stop bit is detected. Data on the RxD input is
sampled on the rising edge of the programmed clock source. The lsb is received first. The
data is then transferred to a receiver holding register and USRn[RxRDY] is set. If the
character is less than eight bits, the most significant unused bits in the receiver holding
register are cleared.
After the stop bit is detected, the receiver immediately looks for the next start bit. However,
if a non-zero character is received without a stop bit (framing error) and RxD remains low
for one-half of the bit period after the stop bit is sampled, the receiver operates as if a new
start bit were detected. Parity error, framing error, overrun error, and received break
conditions set the respective PE, FE, OE, RB error, and break flags in the USRn at the
received character boundary and are valid only if USRn[RxRDY] is set.
USRn[FFULL]
USRn[OE]
Receiver
Enabled
Overrun
internal
module
select
RTS
RxD
4
UOP0[RTS] = 1
Manually asserted first time,
automatically negated if overrun occurs
C1
Status
(C1)
Data
C2
Figure 16-26. Receiver Timing
Chapter 16. UART Modules
C3
C25
is lost
C26
C26
Status
Data
(C2)
C27
C26, C27, and C82 are lost
Automatically asserted
when ready to receive
Status
(C3)
Data
Status
(C4)
Data
C28
Operation
command
Reset by
16-25
C29

Related parts for NNDK-MOD5272-KIT