XC3S100E Xilinx Corp., XC3S100E Datasheet - Page 51

no-image

XC3S100E

Manufacturer Part Number
XC3S100E
Description
Spartan-3e Fpga Family Complete Data Sheet
Manufacturer
Xilinx Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S100E
Manufacturer:
XILINX
0
Part Number:
XC3S100E-4CP132C
Manufacturer:
XILINX
0
Part Number:
XC3S100E-4CP132I
Manufacturer:
XILINX
0
Part Number:
XC3S100E-4CPG132C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC3S100E-4CPG132C
Manufacturer:
XILINX
0
Part Number:
XC3S100E-4CPG132C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC3S100E-4CPG132C
0
Part Number:
XC3S100E-4TQ144C
Manufacturer:
XILINX
Quantity:
57
Part Number:
XC3S100E-4TQ144I
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC3S100E-4TQG144C
Manufacturer:
XILINX
Quantity:
308
inside the DLL measures the phase error between CLKFB
and CLKIN. This phase error is a measure of the clock skew
that the clock distribution network introduces. The control
block activates the appropriate number of delay steps to
cancel out the clock skew. When the DLL phase-aligns the
CLK0 signal with the CLKIN signal, it asserts the LOCKED
output, indicating a lock on to the CLKIN signal.
Table 29: DLL Attributes
DLL Clock Input Connections
For best results, an external clock source enters the FPGA
via a Global Clock Input (GCLK). Each specific DCM has
four possible direct, optimal GCLK inputs that feed the
DCM’s CLKIN input, as shown in
provides the specific pin numbers by package for each
GCLK input. The two additional DCM’s on the XC3S1200E
and XC3S1600E have similar optimal connections from the
left-edge LHCLK and the right-edge RHCLK inputs, as
described in
DS312-2 (v3.6) May 29, 2007
Product Specification
CLK_FEEDBACK
CLKIN_DIVIDE_BY_2
CLKDV_DIVIDE
CLKIN_PERIOD
The DCM supports differential clock inputs (for
example, LVDS, LVPECL_25) via a pair of GCLK inputs
R
Attribute
Table 31
and
Table
32.
Table
Chooses either the CLK0 or CLK2X output to
drive the CLKFB input
Halves the frequency of the CLKIN signal just
as it enters the DCM
Selects the constant used to divide the CLKIN
input frequency to generate the CLKDV
output frequency
Additional information that allows the DLL to
operate with the most efficient lock time and
the best jitter tolerance
30.
Table 30
Description
www.xilinx.com
also
DLL Attributes and Related Functions
The DLL unit has a variety of associated attributes as
described in
in the sections that follow.
that feed an internal single-ended signal to the DCM’s
CLKIN input.
!
Avoid using global clock input GCLK1 as it is always
shared with the M2 mode select pin. Global clock
inputs GCLK0, GCLK2, GCLK3, GCLK12, GCLK13,
GCLK14, and GCLK15 have shared functionality in
some configuration modes.
Table
29. Each attribute is described in detail
NONE, 1X, 2X
FALSE, TRUE
1.5, 2, 2.5, 3, 3.5, 4, 4.5, 5, 5.5, 6.0,
6.5, 7.0, 7.5, 8, 9, 10, 11, 12, 13, 14,
15, and 16
Floating-point value representing the
CLKIN period in nanoseconds
DESIGN NOTE:
Functional Description
Values
51

Related parts for XC3S100E