TMP91xy16FG Toshiba, TMP91xy16FG Datasheet - Page 2

no-image

TMP91xy16FG

Manufacturer Part Number
TMP91xy16FG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMP91xy16FG

Package
LQFP100
Rom Types(m=mask,p=otp, F=flash,e=eeprom)
Romless
Rom Combinations
Romless
Ram Combinations
Ramless
Architecture
16-bit CISC
Usb/spi Channels
-
Uart/sio Channels
1
I2c/sio Bus Channels
-
(s)dram Controller
1
Adc 10-bit Channel
-
Da Converter
-
Timer 8-bit Channel
4
Timer 16-bit Channel
-
Pwm 8-bit Channels
-
Pwm 16-bit Channels
-
Cs/wait Controller
4
Dual Clock
Y
Number Of I/o Ports
31
Power Supply Voltage(v)
2.7 to 3.6
**CAUTION**
INT0 to INT3, INTRTC, INTALM0 to INTALM4, INTKEY, INTVLD0 to INTVLD2),
which can release the HALT mode may not be able to do so if they are input
during the period CPU is shifting to the HALT mode (for about 5 clocks of f
with IDLE1 or STOP mode (IDLE2 is not applicable to this case). (In this case, an
interrupt request is kept on hold internally.)
halt status can be released without difficultly. The priority of this interrupt is
compare with that of the interrupt kept on hold internally, and the interrupt with
higher priority is handled first followed by the other interrupt.
Before use this LSI, refer the section, “Points of Note and Restrictions”.
How to release the HALT mode
Thank you very much for making use of Toshiba microcomputer LSIs.
Especially, take care below cautions.
Usually, interrupts can release all halts status. However, the interrupts = (
If another interrupt is generated after it has shifted to HALT mode completely,
Preface
NMI
FPH
)
,

Related parts for TMP91xy16FG