ATxmega64A4U Atmel Corporation, ATxmega64A4U Datasheet - Page 34

no-image

ATxmega64A4U

Manufacturer Part Number
ATxmega64A4U
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATxmega64A4U

Flash (kbytes)
64 Kbytes
Pin Count
44
Max. Operating Frequency
32 MHz
Cpu
8-bit AVR
Hardware Qtouch Acquisition
No
Max I/o Pins
34
Ext Interrupts
34
Usb Transceiver
1
Usb Speed
Full Speed
Usb Interface
Device
Spi
2
Twi (i2c)
2
Uart
5
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
12
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
2
Resistive Touch Screen
No
Dac Channels
2
Dac Resolution (bits)
12
Temp. Sensor
Yes
Crypto Engine
AES/DES
Sram (kbytes)
4
Eeprom (bytes)
2048
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
Yes
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.6 to 3.6
Operating Voltage (vcc)
1.6 to 3.6
Fpu
No
Mpu / Mmu
no / no
Timers
5
Output Compare Channels
16
Input Capture Channels
16
Pwm Channels
16
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATxmega64A4U-AU
Manufacturer:
ON
Quantity:
29 000
Part Number:
ATxmega64A4U-U
Manufacturer:
ATMEL
Quantity:
74
4.16.6
8331A–AVR–07/11
LOCKBITS – Nonolatile Memory Lock Bit Register
• Bit 7:6 – BLBB[1:0]: Boot Lock Bit Boot Loader Section
These lock bits control the security level for the boot loader section. The BLBB bits can only be
written to a more strict locking. Resetting the BLBB bits is possible by executing a chip erase
command.
Table 4-9.
• Bit 5:4 – BLBA[1:0]: Boot Lock Bit Application Section
These lock bits control the security level for the application section. The BLBA bits can only be
written to a more strict locking. Resetting the BLBA bits is possible by executing a chip erase
command.
Bit
+0x07
Read/Write
Initial Value
BLBB[1:0]
11
10
01
00
Boot lock bit for the boot loader section.
R/W
7
1
BLBB[1:0]
Group Configuration
R/W
6
1
RWLOCK
NOLOCK
WLOCK
RLOCK
R/W
5
1
BLBA[1:0]
R/W
4
1
Description
No lock – no restrictions for SPM and (E)LPM accessing
the boot loader section.
Write lock – SPM is not allowed to write the boot loader
section.
Read lock – (E)LPM executing from the application
section is not allowed to read from the boot loader
section.
If the interrupt vectors are placed in the application
section, interrupts are disabled while executing from the
boot loader section.
Read and write lock – SPM is not allowed to write to the
boot loader section, and (E)LPM executing from the
application section is not allowed to read from the boot
loader section.
If the interrupt vectors are placed in the application
section, interrupts are disabled while executing from the
boot loader section.
R/W
Atmel AVR XMEGA AU
3
1
BLBAT[1:0]
R/W
2
1
R/W
1
1
LB[1:0]
R/W
0
1
LOCKBITS
34

Related parts for ATxmega64A4U