MC9S12XDP512MAG Freescale, MC9S12XDP512MAG Datasheet - Page 1194

MC9S12XDP512MAG

Manufacturer Part Number
MC9S12XDP512MAG
Description
Manufacturer
Freescale
Datasheet

Specifications of MC9S12XDP512MAG

Cpu Family
HCS12
Device Core Size
16b
Frequency (max)
40MHz
Interface Type
CAN/I2C/SCI/SPI
Total Internal Ram Size
32KB
# I/os (max)
119
Number Of Timers - General Purpose
12
Operating Supply Voltage (typ)
2.5/5V
Operating Supply Voltage (max)
2.75/5.5V
Operating Supply Voltage (min)
2.35/3.15V
On-chip Adc
2(24-chx10-bit)
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 125C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Pin Count
144
Package Type
LQFP
Program Memory Type
Flash
Program Memory Size
512KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XDP512MAG
Manufacturer:
FREESCALE
Quantity:
5 530
Part Number:
MC9S12XDP512MAG
Manufacturer:
Exar
Quantity:
20
Part Number:
MC9S12XDP512MAG
Manufacturer:
FREESCALE
Quantity:
3 450
Part Number:
MC9S12XDP512MAG
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12XDP512MAG
Manufacturer:
FREESCALE
Quantity:
3 450
Chapter 29 128 Kbyte Flash Module (S12XFTX128K1V1)
29.3.2.1
The FCLKDIV register is used to control timed events in program and erase algorithms.
All bits in the FCLKDIV register are readable, bits 6-0 are write once and bit 7 is not writable.
29.3.2.2
The FSEC register holds all bits associated with the security of the MCU and Flash module.
1196
RESERVED1
RESERVED2
RESERVED3
RESERVED4
FDIV[5:0]
PRDIV8
FDIVLD
Register
Reset
Field
Name
5:0
7
6
W
R
FDIVLD
Clock Divider Loaded.
0 Register has not been written.
1 Register has been written to since the last reset.
Enable Prescalar by 8
0 The oscillator clock is directly fed into the clock divider
1 The oscillator clock is divided by 8 before feeding into the clock divider.
Clock Divider Bits — The combination of PRDIV8 and FDIV[5:0] must divide the oscillator clock down to a
frequency of 150 kHz–200 kHz. The maximum divide ratio is 512. Please refer to
FCLKDIV Register”
Flash Clock Divider Register (FCLKDIV)
Flash Security Register (FSEC)
0
7
W
W
W
W
R
R
R
R
Bit 7
= Unimplemented or Reserved
0
0
0
0
PRDIV8
Figure 29-3. FTX128K1 Register Summary (continued)
0
6
Figure 29-4. Flash Clock Divider Register (FCLKDIV)
for more information.
.
6
0
0
0
0
Table 29-2. FCLKDIV Field Descriptions
MC9S12XDP512 Data Sheet, Rev. 2.21
FDIV5
0
5
5
0
0
0
0
FDIV4
0
4
Description
4
0
0
0
0
.
FDIV3
0
3
3
0
0
0
0
FDIV2
0
2
2
0
0
0
0
Section 29.4.1.1, “Writing the
Freescale Semiconductor
FDIV1
0
1
1
0
0
0
0
FDIV0
Bit 0
0
0
0
0
0
0

Related parts for MC9S12XDP512MAG