CYRF69213-40LFXC Cypress Semiconductor Corp, CYRF69213-40LFXC Datasheet - Page 65

IC PROC 8K FLASH 40VQFN

CYRF69213-40LFXC

Manufacturer Part Number
CYRF69213-40LFXC
Description
IC PROC 8K FLASH 40VQFN
Manufacturer
Cypress Semiconductor Corp
Series
CYRFr
Type
Transceiverr
Datasheet

Specifications of CYRF69213-40LFXC

Package / Case
40-VQFN Exposed Pad, 40-HVQFN, 40-SQFN, 40-DHVQFN
Frequency
2.4GHz
Data Rate - Maximum
1Mbps
Modulation Or Protocol
ISM
Applications
General Purpose
Power - Output
4dBm
Sensitivity
-97dBm
Voltage - Supply
4 V ~ 5.5 V
Current - Receiving
23.4mA
Current - Transmitting
36.6mA
Data Interface
PCB, Surface Mount
Memory Size
8kB Flash, 256B SRAM
Antenna Connector
PCB, Surface Mount
Operating Temperature
0°C ~ 70°C
Operating Frequency
2497 MHz
Operating Supply Voltage
2.5 V or 3.3 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Operating Temperature (min)
0C
Operating Temperature (max)
70C
Operating Temperature Classification
Commercial
Operating Supply Voltage (min)
1.8V
Operating Supply Voltage (typ)
2.5/3.3V
Operating Supply Voltage (max)
3.6V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
770-1001 - ISP 4PORT CYPRESS ENCORE II MCU
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
428-1934

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CYRF69213-40LFXC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Radio Function Register Descriptions
All registers are read and writeable, except where noted. Registers may be written to or read from either individually or in sequential
groups. A single-byte read or write reads or writes from the addressed register. Incrementing burst read and write is a sequence that
begins with an address, and then reads or writes to/from each register in address order for as long as clocking continues. It is possible
to repeatedly read (poll) a single register using a non-incrementing burst read. These registers are managed and configured over SPI
by the user firmware running in the microcontroller function.
Table 87. Register Map Summary
Document #: 001-07552 Rev. *D
Address
0x00
0x01
0x02
0x03
0x04
0x05
0x06
0x07
0x08
0x09
0x0A
0x0B
0x0C
0x0D
0x0E
0x0F
0x10
0x11
0x12
0x13
0x14
0x15
0x16
0x17
0x18
0x19
0x1A
0x1B
0x1C
0x1D
0x1E
0x1F
0x27
0x28
0x29
0x32
0x35
0x39
Register Files
0x20
0x21
0x22
0x23
0x24
0x25
Notes
4. b = read/write; r = read only; w = write only; ‘-’ = not used, default value is undefined.
5. SOP_CODE_ADR default = 0x17FF9E213690C782.
6. DATA_CODE_ADR default = 0x02F9939702FA5CE3012BF1DB0132BE6F.
7. PREAMBLE_ADR default = 0x333302;The count value should be great than 4 for DDR and greater than 8 for SDR
8. Registers must be configured or accessed only when the radio is in IDLE or SLEEP mode.The PMU,GPIOs,RSSI registers can be accessed in Active Tx and Rx mode.
9. EOP_CTRL_ADR[6:4] should never have the value of “000” i.e. EOP Hint Symbol count should never be “0”.
CHANNEL_ADR
TX_LENGTH_ADR
TX_CTRL_ADR
TX_CFG_ADR
TX_IRQ_STATUS_ADR
RX_CTRL_ADR
RX_CFG_ADR
RX_IRQ_STATUS_ADR
RX_STATUS_ADR
RX_COUNT_ADR
RX_LENGTH_ADR
PWR_CTRL_ADR
XTAL_CTRL_ADR
IO_CFG_ADR
GPIO_CTRL_ADR
XACT_CFG_ADR
FRAMING_CFG_ADR
DATA32_THOLD_ADR
DATA64_THOLD_ADR
RSSI_ADR
EOP_CTRL_ADR
CRC_SEED_LSB_ADR
CRC_SEED_MSB_ADR
TX_CRC_LSB_ADR
TX_CRC_MSB_ADR
RX_CRC_LSB_ADR
RX_CRC_MSB_ADR
TX_OFFSET_LSB_ADR
TX_OFFSET_MSB_ADR
MODE_OVERRIDE_ADR
RX_OVERRIDE_ADR
TX_OVERRIDE_ADR
CLK_OVERRIDE_ADR
CLK_EN_ADR
RX_ABORT_ADR
AUTO_CAL_TIME_ADR
AUTO_CAL_OFFSET_ADR
ANALOG_CTRL_ADR
TX_BUFFER_ADR
RX_BUFFER_ADR
SOP_CODE_ADR
DATA_CODE_ADR
PREAMBLE_ADR
MFG_ID_ADR
Mnemonic
XOUT OP
Not Used
Not Used
Not Used
Not Used
Not Used
AGC EN
PMU EN
SOP EN
RX ACK
IRQ OD
ACK EN
ACK RX
ACK TX
RX GO
TX GO
RXOW
RSVD
RSVD
RSVD
RSVD
RSVD
SOP
HEN
IRQ
IRQ
OS
b7
XOUT FN
RXTX DLY
LVIRQ EN
FRC PRE
Not Used
PKT ERR
MISO OP
SOP LEN
Not Used
Not Used
Not Used
SOFDET
IRQ POL
Not Used
Not Used
TX CLR
RSVD
RSVD
RSVD
RSVD
RSVD
RSVD
LNA
IRQ
IRQ
b6
LV
MAN RXACK
DATA CODE
PMU MODE
ABORT EN
PACTL OP
XSIRQ EN
EOP ERR
FRC END
FRC SEN
MISO OD
Not Used
Not Used
Not Used
LENGTH
LEN EN
HINT
FORCE
IRQEN
RXB16
IRQEN
RXB16
TXB15
TXB15
RSVD
RSVD
RSVD
RSVD
ATT
LNA
IRQ
IRQ
b5
AUTO_CAL_OFFSET_MINUS_4
FRC RXDR
XOUT OD
Not Used
Not Used
Not Used
AUTO_CAL_TIME_MAX
IRQ OP
TXACK
IRQEN
IRQEN
CRC0
RSVD
RSVD
RSVD
RSVD
RSVD
TXB8
TXB8
RXB8
RXB8
HILO
MAN
IRQ
IRQ
b4
CRC SEED MSB
CRC SEED LSB
SOP Code File
Data Code File
DATA MODE
FRC AWAKE
TX Buffer File
RX Buffer File
Preamble File
STRIM LSB
MFG ID File
TX Length
RX Length
CRC MSB
CRC MSB
RX Count
CRC LSB
CRC LSB
FAST TURN
OVRD ACK
PACTL OD
DIS CRC0
END STATE
Bad CRC
Not Used
XOUT IP
IRQEN
IRQEN
RSVD
RSVD
RSVD
RSVD
TXB0
TXB0
RXB1
RXB1
Channel
IRQ
IRQ
EN
b3
LVI TH
RXBERR IRQ
TXBERR IRQ
PACTL GPIO
DIS RXCRC
DIS TXCRC
TXBERR
RXBERR
Not Used
RX Code
Not Used
MISO IP
IRQEN
IRQEN
RSVD
RSVD
RSVD
RSVD
SOP TH
b2
TH64
RSSI
STRIM MSB
TH32
EOP
PA SETTING
RXOW EN
PACTL IP
SPI 3PIN
Not Used
IRQEN
IRQEN
RSVD
RSVD
RSVD
RXC
RXC
FREQ
TXC
TXC
ACE
RXF
RXF
IRQ
IRQ
b1
RX Data Mode
PMU OUTV
ACK TO
ALL SLOW
IRQ GPIO
Not Used
VLD EN
IRQEN
IRQEN
TX INV
IRQ IP
RSVD
RSVD
RSVD
TXE
TXE
RXE
RXE
RST
IRQ
IRQ
b0
CYRF69213
-1001000
00000000
00000011
--000101
10111000
00000111
10010-10
00000000
00001---
00000000
00000000
10100000
000--100
00000000
0000----
1-000000
10100101
----0100
---01010
0-100000
10100100
00000000
00000000
--------
--------
11111111
11111111
00000000
----0000
00000--0
0000000-
00000000
00000000
00000000
00000000
00000011
00000000
00000000
--------
--------
Default
Note 5
Note 6
Note 7
NA
Page 65 of 77
[4]
-bbbbbbb
bbbbbbbb
bbbbbbbb
--bbbbbb
rrrrrrrr
bbbbbbbb
bbbbb-bb
brrrrrrr
rrrrrrrr
rrrrrrrr
rrrrrrrr
bbb-bbbb
bbb--bbb
bbbbbbbb
bbbbrrrr
b-bbbbbb
bbbbbbbb
----bbbb
---bbbbb
r-rrrrrr
bbbbbbbb
bbbbbbbb
bbbbbbbb
rrrrrrrr
rrrrrrrr
rrrrrrrr
rrrrrrrr
bbbbbbbb
----bbbb
wwwww--w
bbbbbbb-
bbbbbbbb
wwwwwwww
wwwwwwww
wwwwwwww
wwwwwwww
wwwwwwww
wwwwwwww
wwwwwwww
rrrrrrrr
bbbbbbbb
bbbbbbbb
bbbbbbbb
rrrrrrrr
Access
[4]
[+] Feedback

Related parts for CYRF69213-40LFXC