EP9307-IRZ Cirrus Logic Inc, EP9307-IRZ Datasheet - Page 685

IC ARM9 SOC ARM920T 272TFBGA

EP9307-IRZ

Manufacturer Part Number
EP9307-IRZ
Description
IC ARM9 SOC ARM920T 272TFBGA
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9307-IRZ

Core Size
16/32-Bit
Core Processor
ARM9
Speed
200MHz
Connectivity
EBI/EMI, Ethernet, I²C, IrDA, Keypad/Touchscreen, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LCD, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
14
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
272-TFBGA
Controller Family/series
(ARM9)
No. Of I/o's
14
Ram Memory Size
32MB
Cpu Speed
200MHz
No. Of Timers
3
No. Of Pwm Channels
1
Digital Ic Case Style
TFBGA
Embedded Interface Type
AC97, I2S, SPI, UART, USB
Rohs Compliant
Yes
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
EDB9307A-Z
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1133 - KIT DEVELOPMENT EP9307 ARM9
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
598-1256

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9307-IRZ
Manufacturer:
CIRRUS
Quantity:
3 468
Part Number:
EP9307-IRZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9307-IRZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
I
I2SGlSts
DS785UM1
2
rx0_fifo
21.7.4 I
_full
S Global Status Registers
31
15
RSVD
Address:
Default:
Definition:
Bit Descriptions:
tx0_fifo
empty
_half_
30
14
2
S Global Status Registers
o_half_
tx0_fifo
_empty
rx2_fif
full
29
13
rx2_fifo
_empty
tx0_fifo
_full
28
12
0x8082_0008 - Read/Write
0x0001_2492
UART Data Register
RSVD:
Tx0_underflow:
Tx1_underflow:
Tx2_underflow:
Rx0_overflow:
Rx1_overflow:
Rx2_overflow:
Tx0_overflow:
underflow
rx2_fifo_f
Rx2_
27
ull
11
underflow
tx2_fifo_h
empty
Rx1_
alf_
26
10
Copyright 2007 Cirrus Logic
tx2_fifo_e
underflow
mpty
Rx0_
25
9
Reserved. Unknown During Read.
when = 1, TX0 FIFO has underflowed.
when = 1, TX0 FIFO has underflowed.
when = 1, TX0 FIFO has underflowed.
when = 1, RX0 FIFO has overflowed and the FIFO pointer
is currently pointing at the last data received before the
overflow occurred.
when = 1, RX1 FIFO has overflowed and the FIFO pointer
is currently pointing at the last data received before the
overflow occurred.
when = 1, RX2 FIFO has overflowed and the FIFO pointer
is currently pointing at the last data received before the
overflow occurred.
when = 1, the tx0 FIFO is full and an attempt has been
made to write data to it by the APB or DMA. This bit is
cleared by writing a 0 to it.
tx2_fifo_
overflow
Tx2_
full
24
8
overflow
rx1_fifo
_half_
Tx1_
full
23
7
overflow
rx1_fifo
_empty
Tx0_
22
6
overflow
rx1_fifo
Rx2_
_full
21
5
tx1_fifo_
overflow
empty
half_
Rx1_
20
4
tx1_fifo_
overflow
empty
Rx0_
19
3
EP93xx User’s Guide
underflow
tx1_fifo_f
Tx2_
ull
18
2
I
2
S Controller
rx0_fifo_h
underflow
Tx1_
alf_
full
17
1
21-29
rx0_fifo_e
underflow
mpty
Tx0_
16
0
21

Related parts for EP9307-IRZ