EP9307-IRZ Cirrus Logic Inc, EP9307-IRZ Datasheet - Page 436

IC ARM9 SOC ARM920T 272TFBGA

EP9307-IRZ

Manufacturer Part Number
EP9307-IRZ
Description
IC ARM9 SOC ARM920T 272TFBGA
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9307-IRZ

Core Size
16/32-Bit
Core Processor
ARM9
Speed
200MHz
Connectivity
EBI/EMI, Ethernet, I²C, IrDA, Keypad/Touchscreen, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LCD, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
14
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
272-TFBGA
Controller Family/series
(ARM9)
No. Of I/o's
14
Ram Memory Size
32MB
Cpu Speed
200MHz
No. Of Timers
3
No. Of Pwm Channels
1
Digital Ic Case Style
TFBGA
Embedded Interface Type
AC97, I2S, SPI, UART, USB
Rohs Compliant
Yes
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
EDB9307A-Z
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1133 - KIT DEVELOPMENT EP9307 ARM9
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
598-1256

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9307-IRZ
Manufacturer:
CIRRUS
Quantity:
3 468
Part Number:
EP9307-IRZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9307-IRZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
10
SAR_BASEx
10-42
DMA Controller
EP93xx User’s Guide
31
15
Address:
Definition:
Bit Descriptions:
30
14
29
13
28
12
SAR_BASE0: Channel Base Address + 0x0018 - Read/Write
SAR_BASE1: Channel Base Address + 0x001C - Read/Write
This register contains the base memory address from which the DMA
controller requests data.
SAR_BASEx:
27
11
26
10
Copyright 2007 Cirrus Logic
25
9
For a double/multiple buffer transfer, the second buffer
descriptor can be programmed while the transfer using the
first buffer is being carried out (thus reducing software
latency impact). The NFB interrupt is generated when
transfer begins using the second buffer. The NFB interrupt
service routine can then be used to update the free buffer
descriptor (in the case where a third buffer is required).
If BCRx = 0 when the transfer is triggered, then NO
transfers will occur, that is, the DMA will stay in the STALL
state.
x = “0” or “1” representing the double buffer per channel.
This register contains the base memory address from
which the DMA controller requests data. At least 1 of the
SAR_BASEx registers must be programmed before the
ENABLE bit and the START bit (in the case of software-
trigger M2M mode) are set in the Control register, and also
before the corresponding BCRx register is programmed.
The second buffer descriptor can be programmed while
the transfer using the “other” buffer is being carried out
(thus reducing software latency impact). When transferring
from external device to memory, the SAR_BASEx will
contain the base address of the memory mapped device.
SAR_BASEx
SAR_BASEx
24
8
23
7
22
6
21
5
20
4
19
3
18
2
17
1
DS785UM1
16
0

Related parts for EP9307-IRZ