IDT82V3380AEQGBLANK IDT [Integrated Device Technology], IDT82V3380AEQGBLANK Datasheet - Page 57

no-image

IDT82V3380AEQGBLANK

Manufacturer Part Number
IDT82V3380AEQGBLANK
Description
Manufacturer
IDT [Integrated Device Technology]
Datasheet
5.4
Table 41: Read Timing Characteristics in Motorola Mode
Microprocessor Interface
IDT82V3380A
Note:
* Timing with RDY. If RDY is not used, t
Symbol
t
t
t
t
t
t
t
t
t
pw1
pw2
t
t
t
t
su1
su2
t
t
out
T
d1
d2
d3
d4
h1
h2
h3
r1
TI
in
MOTOROLA MODE
Time between consecutive Read-Read or Read-Write accesses
AD[7:0]
A[6:0]
RDY
CS rising edge to AD[7:0] high impedance delay time
WR
CS
Valid address after CS rising edge hold time
pw1
CS rising edge to RDY release delay time
Valid CS after RDY falling edge hold time
Valid WR after CS rising edge hold time
Valid address to valid CS setup time
is 3.5T +10.
One cycle time of the master clock
(CS rising edge to CS falling edge)
Valid CS to valid RDY delay time
Valid WR to valid CS setup time
Valid CS to valid data delay time
Valid RDY pulse width high
High-Z
Valid CS pulse width low
Delay of output pad
High-Z
Delay of input pad
RDY release time
Parameter
Figure 23. Motorola Read Timing Diagram
t
su1
t
su2
t
d2
t
address
d1
57
t
pw2
t
pw1
4.5T + 10 *
data
4.5T + 10
Min
> T
t
0
0
0
0
0
h3
SYNCHRONOUS ETHERNET WAN PLL™
t
h1
t
t
d3
d4
t
12.86
h2
Typ
13
13
10
5
5
3
t
r1
High-Z
High-Z
5T + 10
Max
May 16, 2011
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for IDT82V3380AEQGBLANK