MCF5282CVM66 Freescale, MCF5282CVM66 Datasheet - Page 743

MCF5282CVM66

Manufacturer Part Number
MCF5282CVM66
Description
Manufacturer
Freescale
Datasheet

Specifications of MCF5282CVM66

Cpu Family
MCF528x
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
66MHz
Interface Type
CAN/I2C/QSPI/UART
Total Internal Ram Size
64KB
# I/os (max)
150
Number Of Timers - General Purpose
12
Operating Supply Voltage (typ)
3.3V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
256
Package Type
MA-BGA
Program Memory Type
Flash
Program Memory Size
512KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5282CVM66
Manufacturer:
FREESCAL
Quantity:
152
Part Number:
MCF5282CVM66
Manufacturer:
FREESCALE
Quantity:
1 002
Part Number:
MCF5282CVM66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5282CVM66
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
MCF5282CVM66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
B.4
B.5
B.6
Freescale Semiconductor
Table 25-17/25-29 Added the following information to BITERR and ACKERR descriptions: “To clear this bit, first read it as a
Table 25-17/25-30 Changed bit ordering: ERRINT should be bit 2 and BOFFINT should be bit 1.
Table 33-8/33-9
Table 6-10/6-15
Table 17-2/17-5
Figure 4-2/4-6
Figure 6-3/6-6
25.4.10/25-16
Table 4-6/4-9
Table 4-6/4-9
17-23/17-39
10.3.2/10-8
Chapter 33
Title Page
Location
Location
Location
Figure
Changes Between Rev. 2 and Rev. 2.1
Changes Between Rev. 2.1 and Rev. 2.2
Changes Between Rev. 2.2 and Rev. 2.3
Changed bit 23 from DIDI to DISI
Under ‘Configuration’ for ‘Instruction Cache’ the ‘Operation’ entry changed to “Invalidate 2 KByte data
cache”
Under ‘Configuration’ for ‘Data Cache’ the ‘Operation’ entry changed to “Invalidate 2 KByte instruction
cache”
Changed bit 8 to write-only instead of read/write
Removed “selected by BKSL[1:0]” as these are internal signal names not necessary for end-user.
Added note after register descriptions: ‘If an interrupt source is being masked in the interrupt controller
mask register (IMR) or a module’s interrupt mask register while the interrupt mask in the status register
(SR[I]) is set to a value lower than the interrupt’s level, a spurious interrupt may occur. This is because by
the time the status register acknowledges this interrupt, the interrupt has been masked. A spurious
interrupt is generated because the CPU cannot determine the interrupt source. To avoid this situation for
interrupts sources with levels 1-6, first write a higher level interrupt mask to the status register, before
setting the mask in the IMR or the module’s interrupt mask register. After the mask is set, return the
interrupt mask in the status register to its previous value. Since level seven interrupts cannot be disabled
in the status register prior to masking, use of the IMR or module interrupt mask registers to disable level
seven interrupts is not recommended.
In PALR/PAUR entry, deleted “(only needed for full duplex flow control)”
Changed FRSR to read/write instead of read-only
Changed CANICR to ICRn
Added Power Spec info to Electricals chapter
Added MCF5280 to “Devices Supported” list on the title page.
Deleted reference to “TA=TL to TH”
one, then write it as a one. Writing zero has no effect.”
Table B-5. Rev. 2.1 to Rev. 2.2 Changes
Table B-6. Rev. 2.2 to Rev. 2.3 Changes
Table B-4. Rev. 2 to Rev. 2.1 Changes
Description
Description
Description
Revision History
B-7

Related parts for MCF5282CVM66