ATA6613P-PLQW Atmel, ATA6613P-PLQW Datasheet - Page 7

MCU W/LIN TXRX REG WTCHDG 48-QFN

ATA6613P-PLQW

Manufacturer Part Number
ATA6613P-PLQW
Description
MCU W/LIN TXRX REG WTCHDG 48-QFN
Manufacturer
Atmel
Series
AVR® ATA66 LIN-SBCr
Datasheet

Specifications of ATA6613P-PLQW

Core Processor
AVR
Core Size
8-Bit
Speed
16MHz
Connectivity
I²C, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
23
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Eeprom Size
512 x 8
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
48-QFN Exposed Pad
Processor Series
ATA6x
Core
AVR8
Data Bus Width
8 bit
Data Ram Size
1 KB
Interface Type
I2C, SPI, USART
Maximum Clock Frequency
16 MHz
Number Of Programmable I/os
23
Number Of Timers
3
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATA6613P-PLQW
Manufacturer:
ATMEL
Quantity:
5 000
Part Number:
ATA6613P-PLQW
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
3.3
3.3.1
3.3.2
3.3.3
3.3.4
3.3.5
3.3.6
9111H–AUTO–01/11
Functional Description
Physical Layer Compatibility
Supply Pin (VS)
Ground Pin (GND)
Voltage Regulator Output Pin (VCC)
Voltage Regulator Sense Pin (PVCC)
Bus Pin (LIN)
Since the LIN physical layer is independent from higher LIN layers (e.g., the LIN protocol
layer), all nodes with a LIN physical layer according to revision 2.x can be mixed with LIN
physical layer nodes, which, according to older versions (i.e., LIN 1.0, LIN 1.1, LIN 1.2, LIN
1.3), are without any restrictions.
The LIN operating voltage is V
able data transmission if V
switching on VS, the IC starts in Fail-safe Mode, and the voltage regulator is switched on (i.e.,
output capability).
The supply current is typically 10µA in Sleep Mode and 57µA in Silent Mode.
The IC does not affect the LIN Bus in the event of GND disconnection. It is able to handle a
ground shift up to 11.5% of VS. The mandatory system ground is pin 5.
The internal voltage regulator is capable of driving loads with up to 50mA. It is able to supply
the microcontroller and other ICs on the PCB and is protected against overloads by means of
current limitation and overtemperature shut-down. Furthermore, the output voltage is moni-
tored and will cause a reset signal at the NRES output pin if it drops below a defined threshold
V
base connected to the VCC pin and its emitter connected to PVCC.
The PVCC is the sense input pin of the voltage regulator. For normal applications (i.e., when
only using the internal output transistor), this pin is connected to the VCC pin. If an external
boosting transistor is used, the PVCC pin must be connected to the output of this transistor,
i.e., its emitter terminal.
A low-side driver with internal current limitation and thermal shutdown and an internal pull-up
resistor compliant with the LIN 2.x specification are implemented. The allowed voltage range
is between –27V and +40V. Reverse currents from the LIN bus to VS are suppressed, even in
the event of GND shifts or battery disconnection. LIN receiver thresholds are compatible with
the LIN protocol specification. The fall time from recessive to dominant bus state and the rise
time from dominant to recessive bus state are slope controlled.
thun
. To boost up the maximum load current, an external NPN transistor may be used, with its
S
falls below VS
S
= 5V to 27V. An undervoltage detection is implemented to dis-
th
< 4V in order to avoid false bus messages. After
Atmel ATA6612/ATA6613
7

Related parts for ATA6613P-PLQW