s3c4510b Samsung Semiconductor, Inc., s3c4510b Datasheet - Page 257

no-image

s3c4510b

Manufacturer Part Number
s3c4510b
Description
16/32-bit Risc Microcontroller
Manufacturer
Samsung Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
s3c4510b01-QE80
Manufacturer:
BOURNS
Quantity:
400 000
Part Number:
s3c4510b01-QE80
Manufacturer:
SUNMNG
Quantity:
853
Part Number:
s3c4510b01-QE80
Manufacturer:
SAMSUNG
Quantity:
8 000
Part Number:
s3c4510b01-QER0
Manufacturer:
AMCC
Quantity:
156
Part Number:
s3c4510b01-QER0
Manufacturer:
SAMSUMG
Quantity:
20 000
Company:
Part Number:
s3c4510b01-QER0
Quantity:
58
Part Number:
s3c4510b01-QERO
Manufacturer:
Panasonic
Quantity:
12 000
Part Number:
s3c4510b01-QERO
Manufacturer:
SAMSUNG
Quantity:
16 615
S3C4510B
MAC Control Register
The MAC control register provides global control and status information for the MAC. The missed roll/link10 bit is
a status bit. All other bits are MAC control bits.
MAC control register settings affect both transmission and reception. You can also control transmit and receive
operations separately. To select customized operating features, you should write this register during power-up.
This way, you will not need to write or read it again during normal operation.
After a reset is complete, the MAC controller clears the reset bit. Not all PHYs support full-duplex operation.
(setting the MAC loopback bit overrides the full-duplex bit.) Also, some 10-Mb/s PHYs may interpret the loop10
bit to control different functions, and manipulate the link10 bit to indicate a different status condition.
MACON
Bit Number
Registers
[31:16]
[9:8]
[10]
[11]
[12]
[13]
[14]
[15]
[0]
[1]
[2]
[3]
[4]
[5]
[6]
[7]
Halt request (HaltReq)
Halt immediate (HaltImm)
Software reset (Reset)
Full-duplex (FullDup)
MAC loopback (MACLoop)
Reserved
MII-OFF
Loop 10 Mb/s (Loop10)
Reserved
Missed roll (MissRoll)
Reserved
MDC-OFF
Enable missed roll
(EnMissRoll)
Reserved
Link status 10 Mb/s (Link10)
Reserved
0XA000
Offset
Bit Name
Table 7-19. MAC Control Register Description
R/W
R/W
Table 7-18. MACON Register
MAC control
Set this bit to stop data packet transmission and reception as
soon as Tx/Rx of any current packets has been completed.
Set this bit to immediately stop all transmission and reception.
Set this bit to reset all MAC control and status register and
MAC state machines.
Set this bit to start transmission while reception is in progress.
Set this bit to cause transmission signals to be presented as
input to the receive circuit without leaving the controller.
Not applicable
Use this bit to select the connection mode. If this bit is set to
one, 10 M bits/s interface will select the 10 M bits/s endec.
Otherwise, the MII will be selected.
If this bit is set, the Loop_10 external signal is asserted to the
10-Mb/s endec.
Not applicable.
This bit is automatically set when the missed error counter
rolls over.
Not applicable.
Clear this bit to enable the MDC clock generation for power
management. If it is set to one, the MDC clock generation is
disabled.
Set this bit to generate an interrupt whenever the missed error
counter rolls over.
Not applicable
This bit value is read as a buffered signal on the link 10 pin.
Not applicable.
Description
Description
ETHERNET CONTROLLER
Reset Value
0x00000000
7-35

Related parts for s3c4510b