sed1374 ETC-unknow, sed1374 Datasheet - Page 59

no-image

sed1374

Manufacturer Part Number
sed1374
Description
Sed1374 Embedded Memory Color Lcd Controller
Manufacturer
ETC-unknow
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
sed137460B5
Manufacturer:
HIROSE
Quantity:
49 000
Part Number:
sed1374F0A
Manufacturer:
EPSON
Quantity:
650
Part Number:
sed1374FOA
Manufacturer:
NICHIA
Quantity:
12 000
Part Number:
sed1374FOA
Manufacturer:
EPSON/爱普生
Quantity:
20 000
Epson Research and Development
Vancouver Design Center
7.3.10 9/12-Bit TFT/MD-TFD Panel Timing
VDP =
VNDP =
VNDP1 =
VNDP2 =
HDP =
HNDP =
HNDP1=
HNDP2=
Hardware Functional Specification
Issue Date: 99/04/29
Vertical Display Period
Vertical Non-Display Period
Vertical Non-Display Period 1
Vertical Non-Display Period 2
Horizontal Display Period
Horizontal Non-Display Period
Horizontal Non-Display Period 1
Horizontal Non-Display Period 2
FPDAT[11:0]
FPFRAME
Note: DRDY is used to indicate the first pixel
Example Timing for 640x480 panel
FPLINE
FPDAT[2:0]
FPDAT[4:3]
FPDAT[8:6]
FPLINE
FPSHIFT
FPDAT[10]
FPDAT[11]
DRDY
FPDAT[9]
DRDY
LINE480
Figure 7-24: 12-Bit TFT/MD-TFD Panel Timing
HNDP
= (REG[06h] bits 1-0, REG[05h] bits 7-0) + 1 Lines
= VNDP1 + VNDP2 = (REG[0Ah] bits 5-0) Lines
= REG[09h] bits 5-0 Lines
= (REG[0Ah] bits 5-0) - (REG[09Ah] bits 5-0) Lines
= ((REG[04h] bits 6-0) + 1) x 8Ts
= HNDP1 + HNDP2 = (REG[08h] + 4) x 8Ts
= ((REG[07h] bits4-0) x 8) +16Ts
= (((REG[08h] bits4-0) - (REG[07h] bits 4-0)) x 8) +16Ts
2
VNDP
2
1-1
1-1
1-1
1-2
1-2
1-2
LINE1
HDP
VDP
1-640
1-640
1-640
LINE480
HNDP
VNDP
1
1
X26A-A-001-02
SED1374
Page 51

Related parts for sed1374