Z16C3516VSG Zilog, Z16C3516VSG Datasheet - Page 201

IC 16MHZ Z8500 CMOS ISCC 68-PLCC

Z16C3516VSG

Manufacturer Part Number
Z16C3516VSG
Description
IC 16MHZ Z8500 CMOS ISCC 68-PLCC
Manufacturer
Zilog
Series
IUSC™r
Datasheets

Specifications of Z16C3516VSG

Controller Type
Serial Communications Controller (SCC)
Interface
USB
Voltage - Supply
4.75 V ~ 5.25 V
Current - Supply
50mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
68-LCC (J-Lead)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-4690-5
Z16C3516VSG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z16C3516VSG
Manufacturer:
INTEL
Quantity:
6 219
Part Number:
Z16C3516VSG
Manufacturer:
Zilog
Quantity:
10 000
UM011001-0601
INTRODUCTION
This application note describes the use of the Z8030 Serial
Communications Controller (SCC) with the Z8000™ CPU
to
Synchronous Data Link Control (SDLC) mode of
operation. In this application, the Z8002 CPU acts as a
controller for the SCC. This application note also applies to
the non-multiplexed Z8530.
One channel of the SCC communicates with the remote
station in Half Duplex mode at 9600 bits/second. To test
DATA TRANSFER MODES
The SCC system interface supports the following data
transfer modes:
Polled Mode. The CPU periodically polls the SCC
status registers to determine if a received character is
available, if a character is needed for transmission, and
if any errors have been detected.
Interrupt Mode. The SCC interrupts the CPU when
certain previously defined conditions are met.
implement
U
SING
a
communications
SCC
WITH
controller
Z8000
in
a
A
this application, two Z8000 Development Modules are
used. Both are loaded with the same software routines for
initialization and for transmitting and receiving messages.
The main program of one module requests the transmit
routine to send a message of the length indicated by
“COUNT” parameter. The other system receives the
incoming data stream, storing the message in its resident
memory.
The example given here uses the block mode of data
transfer in its transmit and receive routines.
PPLICATION
IN
Block/DMA Mode. Using the Wait/Request (/W//REQ)
signal, the SCC introduces extra wait cycles in order to
synchronize the data transfer between a controller or
DMA and the SCC.
SDLC P
N
OTE
ROTOCOL
12-1
11
1

Related parts for Z16C3516VSG