EP9315-IBZ Cirrus Logic Inc, EP9315-IBZ Datasheet - Page 413

32-Bit Microcontroller IC

EP9315-IBZ

Manufacturer Part Number
EP9315-IBZ
Description
32-Bit Microcontroller IC
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9315-IBZ

Controller Family/series
(ARM9)
Core Size
32 Bit
A/d Converter
12 Bits
Supply Voltage
3.3V
No. Of I/o Pins
65
Package / Case
352-PBGA
Clock Frequency
200MHz
Core Processor
ARM9
Speed
200MHz
Connectivity
EBI/EMI, EIDE, Ethernet, I²C, IrDA, Keypad/Touchscreen, PCMCIA, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LCD, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
EDB9315A-Z
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1144 - KIT DEVELOPMENT EP9315 ARM9
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
598-1263

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9315-IBZ
Manufacturer:
CIRRUS
Quantity:
13
Part Number:
EP9315-IBZ
Manufacturer:
CIRRUS
Quantity:
347
Part Number:
EP9315-IBZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
DS785UM1
10.1.12.1 Internal M2P/P2M Channel Rx Buffer Descriptors
10.1.12.2 Internal M2P/P2M Channel Tx Buffer Descriptors
10.1.12.3 M2M Channel Buffer Descriptors
10.1.13 Bus Arbitration
Only one Rx buffer descriptor is allocated per transaction. There are five Rx buffer
descriptors, one for each of the five receive channels. Each buffer descriptor allows a
channel double buffering scheme by containing programming for two buffers, that is, two
system buffer base addresses and two buffer byte counts. This ensures that there is always
one free buffer available for transfers to avoid potential data over/under-flow due to software-
introduced latency.
Only one Tx buffer descriptor is allocated per transaction. There are five Tx buffer
descriptors, one for each of the five transmit channels Each buffer descriptor allows a
channel double buffering scheme by containing programming for two buffers, that is, two
system buffer base addresses and two buffer byte counts. This ensures that there is always
one free buffer available for transfers to avoid potential data over/under-flow due to software
introduced latency.
Only one M2M channel buffer descriptor is allocated per transaction. There are two M2M
buffer descriptors, one for each of the 2 M2M channels. Each buffer descriptor allows a
channel double buffering scheme by containing programming for two buffers, that is, two
source base addresses, two destination base addresses and two buffer byte counts. The
buffers are limited to 64 kBytes (0xFFF). This ensures that there is always one free buffer
available for transfers which avoids potential data overflow/underflow due to software
introduced latency.
When ready to do a transfer, the DMA Controller arbitrates internally between DMA
Channels, then requests AHB bus access to the external AHB bus arbiter. Then a default
setting of M2P having a higher priority than M2M is implemented. The default setting is
programmable and can be changed if required (DMA Arbitration register bit[0] = CHARB).
The channel arbitration scheme is based on rotating priority, the order is as shown below in
Table
10-2:
Highest
Table 10-2. M2P DMA Bus Arbitration
Copyright 2007 Cirrus Logic
Internal Arbitration Priority
CHARB = 0
M2P Ch 0
M2P Ch 1
M2P Ch 2
M2P Ch 3
M2P Ch 4
M2P Ch 5
M2P Ch 6
CHARB = 1
M2M Ch 0
M2M Ch 1
M2P Ch 0
M2P Ch 1
M2P Ch 2
M2P Ch 3
M2P Ch 4
EP93xx User’s Guide
DMA Controller
10-19
10

Related parts for EP9315-IBZ