EP9315-IBZ Cirrus Logic Inc, EP9315-IBZ Datasheet - Page 263

32-Bit Microcontroller IC

EP9315-IBZ

Manufacturer Part Number
EP9315-IBZ
Description
32-Bit Microcontroller IC
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9315-IBZ

Controller Family/series
(ARM9)
Core Size
32 Bit
A/d Converter
12 Bits
Supply Voltage
3.3V
No. Of I/o Pins
65
Package / Case
352-PBGA
Clock Frequency
200MHz
Core Processor
ARM9
Speed
200MHz
Connectivity
EBI/EMI, EIDE, Ethernet, I²C, IrDA, Keypad/Touchscreen, PCMCIA, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LCD, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
EDB9315A-Z
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1144 - KIT DEVELOPMENT EP9315 ARM9
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
598-1263

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9315-IBZ
Manufacturer:
CIRRUS
Quantity:
13
Part Number:
EP9315-IBZ
Manufacturer:
CIRRUS
Quantity:
347
Part Number:
EP9315-IBZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
SigClrStr
DS785UM1
31
15
Address: 0x8003_0210
Default: 0x0000_0000
Definition: Signature Clear and Store Location register
Bit Descriptions:
30
14
RSVD
RSVD
29
13
28
12
RSVD:
VCLR:
HCLR:
27
11
26
10
Copyright 2007 Cirrus Logic
25
9
The STRT value is the value of the horizontal down
counter at which the HSIGEN signal becomes active
(starts). This indicates the start of the signature calculation
for a horizontal line. HSIGEN is an internal block signal.
The SIG_ENABLE control to the video signature analyzer
is enabled by the logical AND of VSIGEN and HSIGEN.
Reserved. Unknown during read.
Vertical Clear - Read/Write
The VCLR value is the value of the Vertical down counter
at which the VSIGCLR signal is active. This indicates the
line for clearing the LFSR and storing the result value for
the Vertical frame. VSIGCLR is an internal block signal.
The SIG_CLR control to the video signature analyzer is
generated by the logical AND of VSIGCLR and HSIGCLR.
The SigClrStr control signal is also routed to an edge
trigger capable interrupt on the interrupt controller for use
as a programmable secondary raster engine interrupt
output.
Horizontal Clear - Read/Write
The HCLR value is the value of the Vertical down counter
at which the HSIGCLR signal is active. This indicates the
specific horizontal pixel clock for clearing the LFSR and
storing the result value within a horizontal line. HSIGCLR
is an internal block signal. The SIG_CLR control to the
video signature analyzer is generated by the logical AND
of VSIGCLR and HSIGCLR. The SigClrStr control signal is
also routed to an edge trigger capable interrupt on the
interrupt controller for use as a programmable secondary
raster engine interrupt output.
Raster Engine With Analog/LCD Integrated Timing and Interface
24
8
23
7
22
6
HCLR
VCLR
21
5
20
4
19
3
EP93xx User’s Guide
18
2
17
1
16
7-81
0
7

Related parts for EP9315-IBZ