ZL50120 Zarlink, ZL50120 Datasheet - Page 72

no-image

ZL50120

Manufacturer Part Number
ZL50120
Description
32 / 64 / 128 Channel CESoP Processors
Manufacturer
Zarlink
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ZL50120GAG2
Manufacturer:
st
Quantity:
7
12.3
These parameters are based on the Multi-Vendor Integration Protocol (MVIP) specification for an H-MVIP Bus,
Release 1.1a (1997).
Positive transitions of TDM_C2 are synchronous with the falling edges of TDM_C4 and TDM_C16. The signals
TDM_C2, TDM_C4 and TDM_C16 correspond with pins TDM_CLKi. The signals TDM_F0 correspond with pins
TDM_F0i. The signals TDM_HDS correspond with pins TDM_STi and TDM_STo.
TDM_C2 Period
TDM_C2 High
TDM_C2 Low
TDM_C4 Period
TDM_C4 High
TDM_C4 Low
TDM_C16 Period
TDM_C16 High
TDM_C16 Low
TDM_HDS Output Delay
TDM_HDS Output Delay
TDM_HDS Output to HiZ
TDM_HDS Input Setup
TDM_HDS Input Hold
TDM_F0 width
TDM Interface Timing - H-MVIP
TDM_D Output
TDM_FRAME
TDM_D Input
Parameter
TDM_C8
Ts 127 Bit 8
Ts 127 Bit 8
Table 27 - TDM H-MVIP Timing Specification
Symbol
t
t
t
t
t
t
t
t
t
t
C16P
C16H
C16L
t
t
t
HZD
C2P
C2H
C4P
C4H
C2L
C4L
FW
PD
PD
t
t
H
S
ZL50115/16/17/18/19/20
Figure 29 - H.110 Timing Diagram
t
FS
Zarlink Semiconductor Inc.
t
DOZ
487.8
243.9
Min.
60.9
220
220
110
110
200
30
30
30
30
t
ZDO
t
t
-
-
-
FP
72
t
C8H
t
DV
t
FH
t
Ts 0 Bit 1
C8P
t
DIV
488.3
244.1
Typ.
61.0
Ts 0 Bit 1
244
-
-
-
-
-
-
-
-
-
-
-
t
C8L
488.8
244.4
Max.
61.1
268
268
134
134
100
300
31
31
30
30
0
0
t
DOD
Units
Ts 0 Bit 2
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Ts 0 Bit 2
At 8.192 Mbps
At 2.048 Mbps
Data Sheet
Notes

Related parts for ZL50120