dsp56800eerm Freescale Semiconductor, Inc, dsp56800eerm Datasheet - Page 106

no-image

dsp56800eerm

Manufacturer Part Number
dsp56800eerm
Description
16-bit Digital Signal Controllers
Manufacturer
Freescale Semiconductor, Inc
Datasheet
Part 6 System Integration Module (SIM)
6.1 Overview
The SIM module is a system catchall for the glue logic that ties together the system-on-chip. It controls
distribution of resets and clocks and provides a number of control features. The system integration module
is responsible for the following functions:
These are discussed in more detail in the sections that follow.
6.2 Features
The SIM has the following features:
106
Reset sequencing
Clock generation & distribution
Stop/Wait control
Pull-up Enables for Selected Peripherals
System status registers
Registers for software access to the JTAG ID of the chip
Enforcing Flash security
Flash security feature prevents unauthorized access to code/data contained in on-chip Flash memory
Power-saving clock gating for peripheral
Three power modes (Run, Wait, Stop) to control power utilization
— Stop mode shuts down 56800E core, system clock, peripheral clock, and PLL operation
— Stop mode entry can optionally disable PLL and Oscillator (low power vs. fast restart); must be
— Wait mode shuts down the 56800E core, and unnecessary system clock operation
— Run mode supports full part operation
Controls to enable/disable the 56800E core WAIT and STOP instructions
Calculates base delay for reset extension based upon POR or RESET operations. Reset delay will be either
3 x 32 clocks for reset, exept for POR, which is 2
Controls reset sequencing after reset
Software-initiated reset
Four 16-bit registers reset only by a Power-On Reset usable for general-purpose software control
System Control Register
Registers for software access to the JTAG ID of the chip
explicitly done
56F8357 Technical Data, Rev. 15
21
clock cycles
Freescale Semiconductor
Preliminary

Related parts for dsp56800eerm