S912XET512J3VALR Freescale Semiconductor, S912XET512J3VALR Datasheet - Page 813

no-image

S912XET512J3VALR

Manufacturer Part Number
S912XET512J3VALR
Description
16-bit Microcontrollers - MCU 16 BIT,512K FLASH
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S912XET512J3VALR

Rohs
yes
Core
HCS12X
Processor Series
MC9S12XE
Data Bus Width
16 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
512 KB
Data Ram Size
32 KB
On-chip Adc
Yes
Operating Supply Voltage
3.13 V to 5.5 V
Operating Temperature Range
- 40 C to + 105 C
Package / Case
LQFP-112
Mounting Style
SMD/SMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S912XET512J3VALR
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
22.4.6
Setting the PAMOD bit configures the pulse accumulator for gated time accumulation operation. An active
level on the PACNT input pin enables a divided-by-64 clock to drive the pulse accumulator. The PEDGE
bit selects low levels or high levels to enable the divided-by-64 clock.
The trailing edge of the active level at the IOC7 pin sets the PAIF. The PAI bit enables the PAIF flag to
generate interrupt requests.
The pulse accumulator counter register reflect the number of pulses from the divided-by-64 clock since the
last reset.
22.5
The reset state of each individual bit is listed within
which details the registers and their bit fields.
22.6
This section describes interrupts originated by the TIM16B8CV2 block.
generated by the TIM16B8CV2 to communicate with the MCU.
The TIM16B8CV2 uses a total of 11 interrupt vectors. The interrupt vector offsets and interrupt numbers
are chip dependent.
Freescale Semiconductor
1. Chip Dependent.
Interrupt
C[7:0]F
PAOVF
PAOVI
TOF
Resets
Interrupts
Gated Time Accumulation Mode
The pulse accumulator counter can operate in event counter mode even
when the timer enable bit, TEN, is clear.
The timer prescaler generates the divided-by-64 clock. If the timer is not
active, there is no divided-by-64 clock.
Offset
(1)
Vector
1
MC9S12XE-Family Reference Manual Rev. 1.25
Table 22-25. TIM16B8CV1 Interrupts
Priority
1
Timer Channel 7–0
Pulse Accumulator
Pulse Accumulator
Timer Overflow
NOTE
NOTE
Section 22.3, “Memory Map and Register Definition”
Overflow
Source
Input
Chapter 22 Timer Module (TIM16B8CV2) Block Description
Active high pulse accumulator input interrupt
Active high timer channel interrupts 7–0
Pulse accumulator overflow interrupt
Table 22-25
Timer Overflow interrupt
Description
lists the interrupts
813

Related parts for S912XET512J3VALR