S912XET512J3VALR Freescale Semiconductor, S912XET512J3VALR Datasheet - Page 556

no-image

S912XET512J3VALR

Manufacturer Part Number
S912XET512J3VALR
Description
16-bit Microcontrollers - MCU 16 BIT,512K FLASH
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S912XET512J3VALR

Rohs
yes
Core
HCS12X
Processor Series
MC9S12XE
Data Bus Width
16 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
512 KB
Data Ram Size
32 KB
On-chip Adc
Yes
Operating Supply Voltage
3.13 V to 5.5 V
Operating Temperature Range
- 40 C to + 105 C
Package / Case
LQFP-112
Mounting Style
SMD/SMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S912XET512J3VALR
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Chapter 14 Enhanced Capture Timer (ECT16B8CV3)
14.3.2.22 Delay Counter Control Register (DLYCT)
Read: Anytime
Write: Anytime
All bits reset to zero.
556
Module Base + 0x0029
DLY[7:0]
Reset
Field
7:0
W
R
DLY7
Delay Counter Select — When the PRNT bit of TSCR1 register is set to 0, only bits DLY0, DLY1 are used to
calculate the
When the PRNT bit of TSCR1 register is set to 1, all bits are used to set a more precise delay.
the delay settings in this case. After detection of a valid edge on an input capture pin, the delay counter counts
the pre-selected number of [(dly_cnt + 1)*4]bus clock cycles, then it will generate a pulse on its output if the level
of input signal, after the preset delay, is the opposite of the level before the transition.This will avoid reaction to
narrow input pulses.
Delay between two active edges of the input signal period should be longer than the selected counter delay.
Note: It is recommended to not write to this register while the timer is enabled, that is when TEN is set in register
DLY7
0
7
0
0
0
0
0
0
0
TSCR1.
DLY6
0
0
0
0
0
0
0
Table 14-29. Delay Counter Select Examples when PRNT = 1
delay.Table 14-28
DLY6
DLY1
0
Figure 14-45. Delay Counter Control Register (DLYCT)
6
0
0
1
1
DLY5
Table 14-28. Delay Counter Select when PRNT = 0
0
0
0
0
0
0
0
MC9S12XE-Family Reference Manual Rev. 1.25
Table 14-27. DLYCT Field Descriptions
DLY4
DLY5
DLY0
0
0
0
0
0
0
0
0
5
0
1
0
1
shows the delay settings in this case.
DLY3
0
0
0
0
0
0
0
DLY4
0
DLY2
4
0
0
0
0
1
1
1
Description
1024 bus clock cycles
256 bus clock cycles
512 bus clock cycles
DLY1
0
0
1
1
0
0
1
Disabled
DLY3
Delay
0
3
DLY0
0
1
0
1
0
1
0
DLY2
Disabled (bypassed)
0
2
12 bus clock cycles
16 bus clock cycles
20 bus clock cycles
24 bus clock cycles
28 bus clock cycles
8 bus clock cycles
Delay
Freescale Semiconductor
DLY1
0
1
Table 14-29
DLY0
0
0
shows

Related parts for S912XET512J3VALR