S912XET512J3VALR Freescale Semiconductor, S912XET512J3VALR Datasheet - Page 245

no-image

S912XET512J3VALR

Manufacturer Part Number
S912XET512J3VALR
Description
16-bit Microcontrollers - MCU 16 BIT,512K FLASH
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S912XET512J3VALR

Rohs
yes
Core
HCS12X
Processor Series
MC9S12XE
Data Bus Width
16 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
512 KB
Data Ram Size
32 KB
On-chip Adc
Yes
Operating Supply Voltage
3.13 V to 5.5 V
Operating Temperature Range
- 40 C to + 105 C
Package / Case
LQFP-112
Mounting Style
SMD/SMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S912XET512J3VALR
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
5.3
This section provides a detailed description of all registers accessible in the XEBI.
5.3.1
The registers associated with the XEBI block are shown in
5.3.2
The following sub-sections provide a detailed description of each register and the individual register bits.
All control bits can be written anytime, but this may have no effect on the related function in certain
operating modes. This allows specific configurations to be set up before changing into the target operating
mode.
5.3.2.1
Read: Anytime. In emulation modes, read operations will return the data from the external bus, in all other
modes, the data is read from this register.
Write: Anytime. In emulation modes, write operations will also be directed to the external bus.
Freescale Semiconductor
Module Base +0x000E (PRR)
Register
EBICTL0
EBICTL1
Reset
Name
0x0E
0x0F
W
R
Memory Map and Register Definition
ITHRS
Module Memory Map
Register Descriptions
External Bus Interface Control Register 0 (EBICTL0)
0
7
W
W
R
R
Depending on the operating mode an available function may be enabled,
disabled or depend on the control register bit. Reading the register bits will
reflect the status of related function only if the current operating mode
allows user control. Please refer the individual bit descriptions.
ITHRS
Bit 7
= Unimplemented or Reserved
Figure 5-3. External Bus Interface Control Register 0 (EBICTL0)
0
0
0
6
= Unimplemented or Reserved
EXSTR12
MC9S12XE-Family Reference Manual Rev. 1.25
6
0
Figure 5-2. XEBI Register Summary
HDBE
1
5
EXSTR11
HDBE
5
ASIZ4
NOTE
1
4
EXSTR10
ASIZ4
4
Figure
ASIZ3
1
3
ASIZ3
3
0
5-2.
Chapter 5 External Bus Interface (S12XEBIV4)
ASIZ2
EXSTR02
1
2
ASIZ2
2
EXSTR01
ASIZ1
ASIZ1
1
1
1
EXSTR00
ASIZ0
ASIZ0
Bit 0
1
0
245

Related parts for S912XET512J3VALR