S912XET512J3VALR Freescale Semiconductor, S912XET512J3VALR Datasheet - Page 246

no-image

S912XET512J3VALR

Manufacturer Part Number
S912XET512J3VALR
Description
16-bit Microcontrollers - MCU 16 BIT,512K FLASH
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S912XET512J3VALR

Rohs
yes
Core
HCS12X
Processor Series
MC9S12XE
Data Bus Width
16 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
512 KB
Data Ram Size
32 KB
On-chip Adc
Yes
Operating Supply Voltage
3.13 V to 5.5 V
Operating Temperature Range
- 40 C to + 105 C
Package / Case
LQFP-112
Mounting Style
SMD/SMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S912XET512J3VALR
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Chapter 5 External Bus Interface (S12XEBIV4)
This register controls input pin threshold level and determines the external address and data bus sizes in
normal expanded mode. If not in use with the external bus interface, the related pins can be used for
alternative functions.
External bus is available as programmed in normal expanded mode and always full-sized in emulation
modes and special test mode; function not available in single-chip modes.
1. EWAIT function is enabled if at least one CSx line is configured respectively in MMCCTL0. Refer to S12X_MMC section and
246
ITHRS
Table
ASIZ[4:0]
ITHRS
0
1
HDBE
Field
4–0
7
5
5-6.
External Signal
TAGHI, TAGLO
TAGHI, TAGLO
DATA[15:8]
DATA[15:8]
DATA[7:0]
DATA[7:0]
Reduced Input Threshold — This bit selects reduced input threshold on external data bus pins and specific
control input signals which are in use with the external bus interface in order to adapt to external devices with a
3.3 V, 5 V tolerant I/O.
The reduced input threshold level takes effect depending on ITHRS, the operating mode and the related enable
signals of the EBI pin function as summarized in
0 Input threshold is at standard level on all pins
1 Reduced input threshold level enabled on pins in use with the external bus interface
High Data Byte Enable — This bit enables the higher half of the 16-bit data bus. If disabled, only the lower 8-
bit data bus can be used with the external bus interface. In this case the unused data pins and the data select
signals (UDS and LDS) are free to be used for alternative functions.
0 DATA[15:8], UDS, and LDS disabled
1 DATA[15:8], UDS, and LDS enabled
External Address Bus Size — These bits allow scalability of the external address bus. The programmed value
corresponds to the number of available low-aligned address lines (refer to
ADDR[22:0] start up as outputs after reset in expanded modes. This needs to be taken into consideration when
using alternative functions on relevant pins in applications which utilize a reduced external address bus.
EWAIT
EWAIT
ASIZ[4:0]
00000
00001
00010
Table 5-4. Input Threshold Levels on External Signals
Standard
Standard
NS
MC9S12XE-Family Reference Manual Rev. 1.25
Table 5-3. EBICTL0 Field Descriptions
Table 5-5. External Address Bus Size
Standard
Standard
SS
Available External Address Lines
Description
Table
if HDBE = 1
enabled
Standard
Reduced
Reduced
Reduced
if EWAIT
ADDR1, UDS
NX
None
5-4.
UDS
(1)
Reduced
Standard
Reduced
Standard
ES
Table
5-5). All address lines
Reduced
Standard
Reduced
Reduced
if EWAIT
enabled
EX
Freescale Semiconductor
1
Standard
Standard
Reduced
ST

Related parts for S912XET512J3VALR