XC3S100E-4CP132GI XILINX [Xilinx, Inc], XC3S100E-4CP132GI Datasheet - Page 165

no-image

XC3S100E-4CP132GI

Manufacturer Part Number
XC3S100E-4CP132GI
Description
Spartan-3E FPGA Family: Complete Data Sheet
Manufacturer
XILINX [Xilinx, Inc]
Datasheet
Table 128: Maximum User I/O by Package
Electronic versions of the package pinout tables and foot-
prints are available for download from the Xilinx website.
Download the files from the following location: Using a
spreadsheet program, the data can be sorted and reformat-
DS312-4 (v3.4) November 9, 2006
Product Specification
Notes:
1.
XC3S100E
XC3S250E
XC3S100E
XC3S250E
XC3S500E
XC3S100E
XC3S250E
XC3S250E
XC3S500E
XC3S250E
XC3S500E
XC3S1200E
XC3S500E
XC3S1200E
XC3S1600E
XC3S1200E
XC3S1600E
XC3S1600E
Device
All devices have 24 possible global clock and right- and left-half side clock inputs. The right-half and bottom-edge clock pins have shared
functionality in some FPGA configuration modes. Consequently, some clock pins are counted in the DUAL column.
R
Package
VQ100
CP132
TQ144
PQ208
FG320
FG400
FG484
FT256
Input-Only
Maximum
User I/Os
and
108
108
158
158
172
190
190
232
250
250
304
304
376
66
66
83
92
92
Maximum
Input-
Only
11
28
28
32
32
40
41
40
56
56
56
72
72
82
7
7
7
7
www.xilinx.com
Differential
Maximum
Pairs
124
124
156
30
30
35
41
41
40
40
65
65
68
77
77
92
99
99
ted according to any specific needs. Similarly, the
ASCII-text file is easily parsed by most scripting programs.
http://www.xilinx.com/bvdocs/publications/s3e_pin.zip
102
120
120
156
156
214
I/O
16
16
16
22
22
22
20
58
58
62
76
78
INPUT
19
21
25
25
33
33
31
48
47
47
62
62
72
1
1
2
0
0
All Possible I/Os by Type
DUAL
21
21
42
46
46
42
42
46
46
46
46
46
46
46
46
46
46
46
VREF
13
13
15
19
19
20
21
21
24
24
28
4
4
7
8
8
9
9
Pinout Descriptions
CLK
24
24
16
16
16
16
16
16
16
16
16
16
16
16
16
16
16
16
(1)
N.C.
16
18
0
0
9
0
0
0
0
0
0
0
0
0
0
0
0
0
165

Related parts for XC3S100E-4CP132GI