XC3S100E-4CP132GI XILINX [Xilinx, Inc], XC3S100E-4CP132GI Datasheet - Page 101

no-image

XC3S100E-4CP132GI

Manufacturer Part Number
XC3S100E-4CP132GI
Description
Spartan-3E FPGA Family: Complete Data Sheet
Manufacturer
XILINX [Xilinx, Inc]
Datasheet
JTAG Mode
The Spartan-3E FPGA has a dedicated four-wire IEEE
1149.1/1532 JTAG port that is always available any time the
FPGA is powered and regardless of the mode pin settings.
However, when the FPGA mode pins are set for JTAG
mode (M[2:0] = <1:0:1>), the FPGA waits to be configured
via the JTAG port after a power-on event or when PROG_B
is asserted. Selecting the JTAG mode simply disables the
DS312-2 (v3.4) November 9, 2006
Product Specification
Internal memory
Disk drive
Over network
Over RF link
Configuration
Memory
Source
Download Host
Intelligent
R
Microcontroller
Processor
Tester
Computer
SERIAL_OUT
Recommend
open-drain
PROG_B
VCC
GND
driver
PROG_B
V
CLOCK
INIT_B
TMS
TDO
TCK
DONE
TDI
+2.5V
JTAG
Figure 64: Daisy-Chaining using Slave Serial Mode
Slave
Serial
Mode
P
‘1’
‘1’
‘1’
HSWAP
M2
M1
M0
CCLK
DIN
TDI
PROG_B
TMS
TCK
Spartan-3E
VCCINT
+1.2V
FPGA
GND
VCCAUX
VCCO_0
VCCO_2
www.xilinx.com
INIT_B
DOUT
DONE
TDO
VCCO_0
+2.5V
V
other configuration modes. No other pins are required as
part of the configuration interface.
Figure 65
The JTAG interface is easily cascaded to any number of
FPGAs by connecting the TDO output of one device to the
TDI input of the next device in the chain. The TDO output of
the last device in the chain loops back to the port connector.
V
+2.5V
illustrates a JTAG-only configuration interface.
Slave
Serial
Mode
P
‘1’
‘1’
‘1’
HSWAP
M2
M1
M0
CCLK
DIN
TDI
PROG_B
TMS
TCK
Spartan-3E
VCCINT
+1.2V
FPGA
GND
VCCAUX
VCCO_0
VCCO_2
INIT_B
DOUT
DONE
Functional Description
TDO
VCCO_0
VCCO_2
+2.5V
DS312-2_55_102105
CCLK
DOUT
PROG_B
DONE
INIT_B
TMS
TCK
101

Related parts for XC3S100E-4CP132GI