SDA9410-B13 MICRONAS [Micronas], SDA9410-B13 Datasheet - Page 25

no-image

SDA9410-B13

Manufacturer Part Number
SDA9410-B13
Description
Display Processor and Scan Rate Converter using Embedded DRAM Technology Units
Manufacturer
MICRONAS [Micronas]
Datasheet
SDA9410
internal signal VTSEQM is generated. This signal level is high (VTSEQM=1), if at least
the last to fields were identical. Due to the fixed storage places of the fields in the internal
memory block, this information is necessary for the scan rate conversion processing
("Output sync controller (OSCM/S)" on page 77, it is recommended in case of
VCRMODEM=0 to choose an adaptive operation mode).
The OPDELM I²C Bus parameter is used to adjust the outgoing V-Sync VOUT in relation
to the incoming delayed V-Sync VINM. In case of SSC and MUP mode the
recommended default value should not be changed.
Table 5
The internal line counter is used to determine the information about the standard of the
incoming signal.
Table 6
25
I²C Bus parameter
[Default value]
OPDELM
[170]
I²C Bus parameter
TVMODEM
TVMODES
Input write I²C Bus parameter
Input read I²C Bus parameter
Sub address
1Bh
Sub address
7Bh
7Dh
Description
Delay (in number of lines) of the internal V-Sync (delayed
VINM) to the outgoing V-Sync (VOUT)
Description
TV standard of the incoming signal master:
1: NTSC
0: PAL
TV standard of the incoming signal slave:
1: NTSC
0: PAL
Input sync controller (ISCM/ISCS)
Preliminary Data Sheet
Micronas

Related parts for SDA9410-B13