SDA9410-B13 MICRONAS [Micronas], SDA9410-B13 Datasheet - Page 113

no-image

SDA9410-B13

Manufacturer Part Number
SDA9410-B13
Description
Display Processor and Scan Rate Converter using Embedded DRAM Technology Units
Manufacturer
MICRONAS [Micronas]
Datasheet
SDA9410
Table 93
Table 94
5.12.3
A new digital algorithm is implemented to improve horizontal transitions of the
chrominance signals resulting in a better picture sharpness. A correction signal
proportional to the slope of the detected horizontal transition of the input signal is added
to the original input signal. Different correction signals according to the bandwidth of the
input signal are selected. The amplitude of the correction signal is adjustable by the I²C
Bus parameter ASCENTCTI.
The exact position of a colour transition is calculated by detecting the corresponding zero
transition of the second derivative of both chrominance signals. Low pass filtering is
performed to avoid noise sensitivity. The I²C Bus parameter THRESC modifies the
sensitivity of the DCTI circuit. High values cause that only significant colour transitions
are improved. Small colour variations remain unchanged.
To eliminate “wrong colours” transitions, which are caused by over and undershoots at
the chroma transition, the sharpened chroma signals are limited to a proper value
automatically.
113
I²C Bus
parameter
THRESY
THRESY_UP
ASCENTLTI
Digital colour transition improvement
I²C Bus parameter ASCENTLTI
Output write I²C Bus parameters
Sub address
5Eh
5Eh
5Ch
ASCENTLTI
00
01
10
11
Description
Defines lower sensitivity threshold of DLTI
Defines upper sensitivity threshold of DLTI
Defines amplitude of correction signal
Amplitude
0.5
1
2
4
Preliminary Data Sheet
Display processing
Micronas

Related parts for SDA9410-B13