AT32UC3C0512CAU Atmel Corporation, AT32UC3C0512CAU Datasheet - Page 1114

no-image

AT32UC3C0512CAU

Manufacturer Part Number
AT32UC3C0512CAU
Description
Manufacturer
Atmel Corporation

Specifications of AT32UC3C0512CAU

Flash (kbytes)
512 Kbytes
Pin Count
144
Max. Operating Frequency
66 MHz
Cpu
32-bit AVR
# Of Touch Channels
32
Hardware Qtouch Acquisition
No
Max I/o Pins
123
Ext Interrupts
144
Usb Transceiver
1
Quadrature Decoder Channels
2
Usb Speed
Full Speed
Usb Interface
Device + OTG
Spi
7
Twi (i2c)
3
Uart
5
Can
2
Lin
5
Ssc
1
Ethernet
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
16
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
4
Resistive Touch Screen
No
Dac Channels
4
Dac Resolution (bits)
12
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
68
Self Program Memory
YES
External Bus Interface
1
Dram Memory
sdram
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.0 to 3.6 or 4.5 to 5.5
Operating Voltage (vcc)
3.0 to 3.6 or 4.5 to 5.5
Fpu
Yes
Mpu / Mmu
Yes / No
Timers
6
Output Compare Channels
22
Input Capture Channels
12
Pwm Channels
20
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3C0512CAU-ALUT
Manufacturer:
Atmel
Quantity:
10 000
36.6.10
36.6.11
36.6.12
36.6.13
32117C–AVR-08/11
Analog Reference
Conversion Range
Conversion Results
Start Of Conversion (SOC)
The following sources are available as analog reference (AREF) in the ADC. They are selected
through the Reference Source (RS) field in the CFG register:
When using an internal reference, it is recommended inserting a decoupling capacitor between
ADCREFP and ADCREFN externally (mandatory to get the full 12-bits precision). This means
that two pins will be dedicated to reference decoupling. If the pins are needed for other pur-
poses, the decoupling may be skipped giving a conversion accuracy of 10 bits.
It is also possible to force a differential reference by setting the CFG.EXREF bit. This will bypass
the CFG.RS selection setting and make the ADC use the differential ADCREFP/ADCREFN pin
pair voltage as reference.
The conversion amplitude range is given by the ADC acquisition mode and the reference
source:
Table 36-8.
If the Half Word Left Adjust (HWLA) bit in the SEQCFGx register is set, then the result will be left
adjusted on the 16 lower bits of the RESn register. Otherwise, results will be right-adjusted.
ADC transfer function:
All conversion results are signed in two's complement representation. Extra bits depending on
resolution and left adjust settings are padded with the sign bit. It means that if you read RESn
registers as a 32 bits register, the result will be correct.
ADC sequencers conversions can be triggered for each sequencer with the following sources:
Table 36-9.
Internal reference 1
Internal reference 2
External reference 1
External reference 2
Sequencer
SEQ0
SEQ1
• 1V internal voltage reference
• 0.6*VDDANA internal voltage reference
• Two external reference voltage (ADCREF0 or ADCREF1 over chip analog ground)
Reference
Source
RESn
Conversion Range vs. Reference
Trigger of Start Of Conversion
=
Conversion range
±1V
±0.6 * VDDANA
± min(3.5 V, VDDANA - 0.7)
± min(3.5 V, VDDANA - 0.7)
Internal timer
GAIN
-------------------------------------------------------------------------------------------------------- -
(SOCx)
*
*
×
(
V VREFP
(
V ADCIN p ( ) V ADCIN n ( )
(
(
) V VREFN
Internal
Timer
*
*
(
(
controller
)
)
Event
*
*
)
)
)
×
2
SRES
re-synchronized
Event controller
+
HWLA
*
*
×
(
16 SRES
AT32UC3C
)
1114

Related parts for AT32UC3C0512CAU