Z84C0010PEG Zilog, Z84C0010PEG Datasheet - Page 70

IC 10MHZ Z80 CMOS CPU 40-DIP

Z84C0010PEG

Manufacturer Part Number
Z84C0010PEG
Description
IC 10MHZ Z80 CMOS CPU 40-DIP
Manufacturer
Zilog
Series
Z80r
Datasheets

Specifications of Z84C0010PEG

Processor Type
Z80
Features
Enhanced Z80 Microprocessor/CPU
Speed
10MHz
Voltage
5V
Mounting Type
Through Hole
Package / Case
40-DIP (0.620", 15.75mm)
Core Size
8bit
Cpu Speed
10MHz
Digital Ic Case Style
DIP
No. Of Pins
40
Operating Temperature Range
-40°C To +100°C
Svhc
No SVHC (18-Jun-2010)
Operating Temperature Max
100°C
Rohs Compliant
Yes
Processor Series
Z84C0xx
Core
Z80
Data Bus Width
8 bit
Program Memory Size
64 KB
Maximum Clock Frequency
10 MHz
Operating Supply Voltage
0 V to 5 V
Maximum Operating Temperature
+ 100 C
Mounting Style
Through Hole
Minimum Operating Temperature
- 40 C
Base Number
84
Clock Frequency
10MHz
Frequency Typ
10MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-3898
Z84C0010PEG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z84C0010PEG
Manufacturer:
Zilog
Quantity:
110
Part Number:
Z84C0010PEG
Manufacturer:
Zilog
Quantity:
203
Part Number:
Z84C0010PEG
Manufacturer:
ZILOG
Quantity:
20 000
50
UM008005-0205
Z80 CPU
User’s Manual
Table 6 defines the Op Code for all the 8-bit load instructions
implemented in the Z80 CPU. Also described in this table is the type of
addressing used for each instruction. The source of the data is found on
the top horizontal row and the destination is specified in the left column.
For example, load register C from register B uses the Op Code
the figures, the Op Code is specified in hexadecimal notation and the
(
memory during M1 time, decoded, and then the register transfer is
automatically performed by the CPU.
The assembly language mnemonic for this entire group is LD, followed
by the destination, followed by the source (LD DEST, SOURCE). Note
that several combinations of addressing modes are possible. For example,
the source may use register addressing and the destination may be register
indirect; such as load the memory location pointed to by register HL with
the contents of register D. The Op Code for this operation is
mnemonic for this load instruction is
The parentheses around the HL indicates that the contents of HL are used
as a pointer to a memory location. In all Z80 load instruction mnemonics,
the destination is always listed first, with the source following. The Z80
assembly language is defined for ease of programming. Every instruction
is self documenting and programs written in Z80 language are easy to
maintain.
In Table 6, some Op Codes that are available in the Z80 use two bytes.
This feature is an efficient method of memory utilization because 8-, 18-,
24-, or 32-bit instructions are implemented in the Z80. Often utilized
instructions such as arithmetic or logical operations are only eight bits,
which results in better memory utilization than is achieved with fixed
instruction sizes such as 16 bits.
0100 1000
binary) code is fetched by the CPU from the external
LD
Z80 CPU Instruction Description
(
HL
),
D
.
72
48H
. The
. In all
48H

Related parts for Z84C0010PEG