Z84C0010PEG Zilog, Z84C0010PEG Datasheet - Page 35

IC 10MHZ Z80 CMOS CPU 40-DIP

Z84C0010PEG

Manufacturer Part Number
Z84C0010PEG
Description
IC 10MHZ Z80 CMOS CPU 40-DIP
Manufacturer
Zilog
Series
Z80r
Datasheets

Specifications of Z84C0010PEG

Processor Type
Z80
Features
Enhanced Z80 Microprocessor/CPU
Speed
10MHz
Voltage
5V
Mounting Type
Through Hole
Package / Case
40-DIP (0.620", 15.75mm)
Core Size
8bit
Cpu Speed
10MHz
Digital Ic Case Style
DIP
No. Of Pins
40
Operating Temperature Range
-40°C To +100°C
Svhc
No SVHC (18-Jun-2010)
Operating Temperature Max
100°C
Rohs Compliant
Yes
Processor Series
Z84C0xx
Core
Z80
Data Bus Width
8 bit
Program Memory Size
64 KB
Maximum Clock Frequency
10 MHz
Operating Supply Voltage
0 V to 5 V
Maximum Operating Temperature
+ 100 C
Mounting Style
Through Hole
Minimum Operating Temperature
- 40 C
Base Number
84
Clock Frequency
10MHz
Frequency Typ
10MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-3898
Z84C0010PEG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z84C0010PEG
Manufacturer:
Zilog
Quantity:
110
Part Number:
Z84C0010PEG
Manufacturer:
Zilog
Quantity:
203
Part Number:
Z84C0010PEG
Manufacturer:
ZILOG
Quantity:
20 000
UM008005-0205
Bus Request/Acknowledge Cycle
A
D
D
15
7
7
IORQ
— D
WAIT
— D
— A
CLK
Figure 7.
Figure 8 illustrates the timing for a Bus Request/Acknowledge cycle. The
BUSREQ signal is sampled by the CPU with the rising edge of the last clock
period of any machine cycle. If the BUSREQ signal is active, the CPU sets
its address, data, and tristate control signals to the high-impedance state with
the rising edge of the next clock pulse. At that time, any external device can
control the buses to transfer data between memory and I/O devices. (This
operation is generally known as Direct Memory Access [DMA] using cycle
stealing.) The maximum time for the CPU to respond to a bus request is the
length of a machine cycle and the external controller can maintain control of
the bus for as many clock cycles as is required. If very long DMA cycles are
used, and dynamic memories are used, the external controller also performs
the refresh function. This situation only occurs if very large blocks of data
WR
RD
0
0
0
*Automatically inserted WAIT state
Input or Output Cycles
T
1
Port Address
T
2
Out
TW*
In
T
3
User’s Manual
T
Z80 CPU
1
Overview
Write
Cycle
Read
Cycle
15

Related parts for Z84C0010PEG