Z84C0010PEG Zilog, Z84C0010PEG Datasheet - Page 34

IC 10MHZ Z80 CMOS CPU 40-DIP

Z84C0010PEG

Manufacturer Part Number
Z84C0010PEG
Description
IC 10MHZ Z80 CMOS CPU 40-DIP
Manufacturer
Zilog
Series
Z80r
Datasheets

Specifications of Z84C0010PEG

Processor Type
Z80
Features
Enhanced Z80 Microprocessor/CPU
Speed
10MHz
Voltage
5V
Mounting Type
Through Hole
Package / Case
40-DIP (0.620", 15.75mm)
Core Size
8bit
Cpu Speed
10MHz
Digital Ic Case Style
DIP
No. Of Pins
40
Operating Temperature Range
-40°C To +100°C
Svhc
No SVHC (18-Jun-2010)
Operating Temperature Max
100°C
Rohs Compliant
Yes
Processor Series
Z84C0xx
Core
Z80
Data Bus Width
8 bit
Program Memory Size
64 KB
Maximum Clock Frequency
10 MHz
Operating Supply Voltage
0 V to 5 V
Maximum Operating Temperature
+ 100 C
Mounting Style
Through Hole
Minimum Operating Temperature
- 40 C
Base Number
84
Clock Frequency
10MHz
Frequency Typ
10MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-3898
Z84C0010PEG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z84C0010PEG
Manufacturer:
Zilog
Quantity:
110
Part Number:
Z84C0010PEG
Manufacturer:
Zilog
Quantity:
203
Part Number:
Z84C0010PEG
Manufacturer:
ZILOG
Quantity:
20 000
14
UM008005-0205
Z80 CPU
User’s Manual
Input or Output Cycles
A
D
15
7
MREQ
— D
WAIT
— A
CLK
WR
RD
it can be used directly as a R/W pulse to virtually any type of semiconductor
memory. Furthermore, the WR signal goes inactive one-half T state before
the address and data bus contents are changed so that the overlap
requirements for almost any type of semiconductor memory type is met.
Figure 6.
Figure 7 illustrates an I/O read or I/O write operation. During I/O operations
a single wait state is automatically inserted. The reason is that during I/O
operations, the time from when the IORQ signal goes active until the CPU
must sample the WAIT line is very short. Without this extra state, sufficient
time does not exist for an I/O port to decode its address and activate the
WAIT line if a wait is required. Also, without this wait state, it is difficult to
design MOS I/O devices that can operate at full CPU speed. During this wait
state time, the WAIT request signal is sampled.
During a read I/O operation, the RD line is used to enable the addressed port
onto the data bus just as in the case of a memory read. For I/O write
operations, the WR line is used as a clock to the I/O port.
0
0
Memory Address
Memory Read or Write Cycle
Memory Read Cycle
T
2
In
T
3
T
1
Memory Address
Memory Write Cycle
T
Data Out
2
T
3
Overview

Related parts for Z84C0010PEG