M306N4FGTFP#U0 Renesas Electronics America, M306N4FGTFP#U0 Datasheet - Page 69

MCU 5V 256K T-TEMP PB-FREE 100-Q

M306N4FGTFP#U0

Manufacturer Part Number
M306N4FGTFP#U0
Description
MCU 5V 256K T-TEMP PB-FREE 100-Q
Manufacturer
Renesas Electronics America
Series
M16C™ M16C/6Nr
Datasheets

Specifications of M306N4FGTFP#U0

Core Processor
M16C/60
Core Size
16-Bit
Speed
20MHz
Connectivity
CAN, I²C, IEBus, SIO, UART/USART
Peripherals
DMA, WDT
Number Of I /o
85
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
10K x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 26x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-QFP
For Use With
R0K3306NKS001BE - KIT DEV RSK RSK-M16C/6NKR0K3306NKS000BE - KIT DEV RSK RSK-M16C/6NK
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M306N4FGTFP#U0M306N4FGTFP
Manufacturer:
TI
Quantity:
3 001
Company:
Part Number:
M306N4FGTFP#U0M306N4FGTFP
Manufacturer:
RENESAS
Quantity:
36
Company:
Part Number:
M306N4FGTFP#U0M306N4FGTFP
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
M306N4FGTFP#U0M306N4FGTFP
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
M306N4FGTFP#U0M306N4FGTFP#UKJ
Manufacturer:
Renesas Electronics America
Quantity:
10 000
M16C/6N Group (M16C/6N4)
Rev.2.40
REJ09B0009-0240
NOTES:
Figure 7.5 Bus-using Priorities
Table 7.5 MCU Status in Hold State
BCLK
A0 to A19, D0 to D15, CS0 to CS3, RD, WRL, WRH,
______ ________
WR, BHE
I/O ports
__________
HLDA
Internal peripheral circuits
ALE signal
7.2.8 BCLK Output
Table 7.6 shows the Pin Functions for Each Processor Mode.
7.2.7 HOLD Signal
1. When I/O port function is selected.
2. The watchdog timer does not stop when the PM22 bit in the PM2 register is set to 1 (the count source
the CPU clock is output as BCLK from the BCLK pin. Refer to 8.2 CPU Clock and Peripheral Function
Clock.
This signal is used to transfer control of the bus from the CPU or DMAC to an external circuit. When the
input on HOLD pin is pulled low, the MCU is placed in a hold state after the bus access then in process
finishes. The MCU remains in a hold state while the HOLD pin is held low, during which time the HLDA pin
outputs a low-level signal.
Table 7.5 shows the MCU Status in Hold State.
Bus-using priorities are given to HOLD, DMAC, and CPU in order of decreasing precedence (see Figure
7.5 Bus-using Priorities). However, if the CPU is accessing an odd address in word units, the DMAC
cannot gain control of the bus during two separate accesses.
If the PM07 bit in the PM0 register is set to 0 (output enable), a clock with the same frequency as that of
for the watchdog timer is the on-chip oscillator clock).
Apr 14, 2006
__________
__________
page 45 of 376
_______
Item
_______ ______ _________ _________
__________
P0, P1, P3, P4
P6 to P10
__________
HOLD > DMAC > CPU
(1)
__________
Output
High-impedance
High-impedance
Maintains status when hold signal is received
Output “L”
ON (but watchdog timer stops
Undefined
Status
(2)
)
__________
7. Bus

Related parts for M306N4FGTFP#U0