MC908LD64IFUE Freescale Semiconductor, MC908LD64IFUE Datasheet - Page 279

IC MCU 8BIT FOR LCD 64-QFP

MC908LD64IFUE

Manufacturer Part Number
MC908LD64IFUE
Description
IC MCU 8BIT FOR LCD 64-QFP
Manufacturer
Freescale Semiconductor
Series
HC08r
Datasheet

Specifications of MC908LD64IFUE

Core Processor
HC08
Core Size
8-Bit
Speed
6MHz
Connectivity
I²C, USB
Peripherals
OSD, POR, PWM
Number Of I /o
39
Program Memory Size
60KB (60K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 6x8b
Oscillator Type
Internal
Operating Temperature
0°C ~ 85°C
Package / Case
64-QFP
Processor Series
HC08LD
Core
HC08
Data Bus Width
8 bit
Data Ram Size
2 KB
Interface Type
I2C, USB
Maximum Clock Frequency
6 MHz
Number Of Programmable I/os
39
Number Of Timers
2
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Development Tools By Supplier
FSICEBASE, M68CBL05CE
Minimum Operating Temperature
0 C
On-chip Adc
8 bit, 6 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC908LD64IFUE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC908LD64IFUE
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MC908LD64IFUE
Quantity:
17
18.7.3 OSD Data Registers (OSDDRH:OSDDRL)
MC68HC908LD64
Freescale Semiconductor
Rev. 3.0
Address:
Address:
DENDIF — OSD Display End Interrupt Flag
OSDD[15:0] — OSD RAM 16-Bit Data Buffer
Reset:
Reset:
Read:
Read:
Write:
Write:
This bit is set when the OSD has finished the row15 display; it is
cleared by writing a logic 0 to it. The DENDIF bit is designed for user
program to update the OSD RAM while not displaying OSD. Reset
clears this bit.
While OSD circuitry is displaying data from the display RAM, update
the display RAM (location specified by the row and column address
registers, OSDRAR and OSDCAR) by writing data to the high byte
register (OSDDRH) followed by the low byte register (OSDDRL). After
writing to the OSDDRL, the OSD buffer write ready bit (WRDY) will be
cleared. WRDY becomes set again when the OSD circuitry has
transferred the content of the OSD data registers to the display RAM.
Reset has no effect on these bits.
(See
1 = OSD has finished the row15 display
0 = No effect
OSDD15
OSDD7
$0063
$0062
18.6 OSD Screen Memory
Bit 7
Bit 7
Figure 18-7. OSD Data Register High (OSDDRH)
Figure 18-8. OSD Data Register Low (OSDDRL)
On-Screen Display (OSD)
OSDD14
OSDD6
6
6
OSDD13
OSDD5
5
5
OSDD12 OSDD11
OSDD4
Unaffected by reset
Unaffected by reset
4
4
Map.)
OSDD3
3
3
OSDD10
OSDD2
OSD Module I/O Registers
On-Screen Display (OSD)
2
2
OSDD1
OSDD9
1
1
Data Sheet
OSDD8
OSDD0
0
0
279

Related parts for MC908LD64IFUE