MC908LD64IFUE Freescale Semiconductor, MC908LD64IFUE Datasheet - Page 140

IC MCU 8BIT FOR LCD 64-QFP

MC908LD64IFUE

Manufacturer Part Number
MC908LD64IFUE
Description
IC MCU 8BIT FOR LCD 64-QFP
Manufacturer
Freescale Semiconductor
Series
HC08r
Datasheet

Specifications of MC908LD64IFUE

Core Processor
HC08
Core Size
8-Bit
Speed
6MHz
Connectivity
I²C, USB
Peripherals
OSD, POR, PWM
Number Of I /o
39
Program Memory Size
60KB (60K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 6x8b
Oscillator Type
Internal
Operating Temperature
0°C ~ 85°C
Package / Case
64-QFP
Processor Series
HC08LD
Core
HC08
Data Bus Width
8 bit
Data Ram Size
2 KB
Interface Type
I2C, USB
Maximum Clock Frequency
6 MHz
Number Of Programmable I/os
39
Number Of Timers
2
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Development Tools By Supplier
FSICEBASE, M68CBL05CE
Minimum Operating Temperature
0 C
On-chip Adc
8 bit, 6 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC908LD64IFUE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC908LD64IFUE
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MC908LD64IFUE
Quantity:
17
Monitor ROM (MON)
10.4.1 Entering Monitor Mode
Data Sheet
140
NOTE:
NOTE:
Table 10-1
specified in the table, monitor mode may be entered after a power-on
reset (POR) and will allow communication at 9600 baud provided one of
the following sets of conditions is met:
Holding the PTC3 pin low when entering monitor mode by a high voltage
causes a bypass of a divide-by-two stage at the oscillator. The OSCOUT
frequency is equal to the OSCXCLK frequency, and the OSC1 input
directly generates internal bus clocks. In this case, the OSC1 signal
must have a 50% duty cycle at maximum bus frequency.
If the reset vector is blank and monitor mode is entered, the chip will see
an additional reset cycle after the initial POR reset. Once the part has
been programmed, the traditional method of applying a high voltage,
V
Enter monitor mode with the pin configuration shown in
a reset. The rising edge of reset latches monitor mode. Once monitor
mode is latched, the values on the specified pins can change.
Once out of reset, the MCU monitor mode firmware then sends a break
signal (10 consecutive logic zeros) to the host computer, indicating that
it is ready to receive a command. The break signal also provides a timing
reference to allow the host to determine the necessary baud rate.
TST
1. If monitor entry is by high voltage on IRQ (IRQ = V
2. If monitor entry is by blank reset vector ($FFFE and $FFFF both
, to IRQ must be used to enter monitor mode.
– The external clock is 4.9152 MHz with PTC3 low or
contain $FF; erased state):
– The external clock is 9.8304 MHz
9.8304 MHz with PTC3 high
shows the pin conditions for entering monitor mode. As
Monitor ROM (MON)
MC68HC908LD64
Freescale Semiconductor
Table 10-1
TST
)
Rev. 3.0
after

Related parts for MC908LD64IFUE