Z8F08200100KIT Zilog, Z8F08200100KIT Datasheet - Page 117

no-image

Z8F08200100KIT

Manufacturer Part Number
Z8F08200100KIT
Description
DEV KIT FOR Z8 ENCORE 4K TO 8K
Manufacturer
Zilog
Series
Z8 Encore!®r
Type
MCUr
Datasheets

Specifications of Z8F08200100KIT

Contents
Evaluation Board, Cable, Power Supply, Software and Documentation
Data Bus Width
8 bit
Interface Type
RS-485
Silicon Manufacturer
Zilog
Core Architecture
Z8 Encore
Silicon Core Number
Z8F0822SJ020
Silicon Family Name
XP F0822
For Use With/related Products
Z8 Encore!™
For Use With
269-4661 - KIT ACC ETHERNET SMART CABLE
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
269-3183
Table 57. UART Control 1 Register (U0CTL1)
PS022517-0508
BITS
FIELD
RESET
R/W
ADDR
MPMD[1]
7
PSEL—Parity Select
0 = Even parity is transmitted and expected on all received data.
1 = Odd parity is transmitted and expected on all received data.
SBRK—Send Break
This bit pauses or breaks data transmission by forcing the Transmit data output to 0.
Sending a break interrupts any transmission in progress, so ensure that the transmitter has
finished sending data before setting this bit. The UART does not automatically generate a
STOP Bit when SBRK is deasserted. Software must time the duration of the Break and the
duration of any STOP Bit time desired following the Break.
0 = No break is sent.
1 = The output of the transmitter is zero.
STOP—STOP Bit Select
0 = The transmitter sends one stop bit.
1 = The transmitter sends two stop bits.
LBEN—Loop Back Enable
0 = Normal operation.
1 = All transmitted data is looped back to the receiver.
MPMD[1:0]—Multiprocessor Mode
If Multiprocessor (9-bit) mode is enabled,
00 = The UART generates an interrupt request on all received bytes (data and address).
01 = The UART generates an interrupt request only on received address bytes.
10 = The UART generates an interrupt request when a received address byte matches
11 = The UART generates an interrupt request on all received data bytes for which
MPEN—Multiprocessor (9-bit) Enable
This bit is used to enable Multiprocessor (9-bit) mode.
0 = Disable Multiprocessor (9-bit) mode.
1 = Enable Multiprocessor (9-bit) mode.
the value stored in the Address Compare Register and on all successive data
bytes until an address mismatch occurs.
the most recent address byte matched the value in the Address Compare Register.
MPEN
6
MPMD[0]
5
MPBT
4
F43H
R/W
0
DEPOL
3
Universal Asynchronous Receiver/Transmitter
BRGCTL
Z8 Encore! XP
2
Product Specification
RDAIRQ
1
®
F0822 Series
IREN
0
104

Related parts for Z8F08200100KIT