Z8F08200100KIT Zilog, Z8F08200100KIT Datasheet - Page 153

no-image

Z8F08200100KIT

Manufacturer Part Number
Z8F08200100KIT
Description
DEV KIT FOR Z8 ENCORE 4K TO 8K
Manufacturer
Zilog
Series
Z8 Encore!®r
Type
MCUr
Datasheets

Specifications of Z8F08200100KIT

Contents
Evaluation Board, Cable, Power Supply, Software and Documentation
Data Bus Width
8 bit
Interface Type
RS-485
Silicon Manufacturer
Zilog
Core Architecture
Z8 Encore
Silicon Core Number
Z8F0822SJ020
Silicon Family Name
XP F0822
For Use With/related Products
Z8 Encore!™
For Use With
269-4661 - KIT ACC ETHERNET SMART CABLE
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
269-3183
Table 71. I
PS022517-0508
BITS
FIELD
RESET
R/W
ADDR
I
Caution:
2
C Status Register
2
C Status Register (I2CSTAT)
TDRE
7
1
The Read-only I
TDRE—Transmit Data Register Empty
When the I
When this bit is set, an interrupt is generated if the TXI bit is set, except when the I
Controller is shifting in data during the reception of a byte or when shifting an address and
the RD bit is set. This bit is cleared by writing to the I2CDATA register.
RDRF—Receive Data Register Full
This bit is set = 1 when the I
byte of data. When asserted, this bit causes the I
This bit is cleared by reading the I
execution of the OCD’s Read Register command).
ACK—Acknowledge
This bit indicates the status of the Acknowledge for the last byte transmitted or received.
When set, this bit indicates that an Acknowledge occurred for the last byte transmitted or
received. This bit is cleared when IEN = 0 or when a Not Acknowledge occurred for the
last byte transmitted or received. It is not reset at the beginning of each transaction and is
not reset when this register is read.
10B—10-Bit Address
This bit indicates whether a 10-bit or 7-bit address is being transmitted. After the START
bit is set, if the five most-significant bits of the address are
set, it is reset once the first byte of the address has been sent.
because software cannot tell when the bit is updated by hardware. In the case of write
transactions, the I 2 C pauses at the beginning of the Acknowledge cycle if the next
transmit data or address byte has not been written (TDRE = 1) and STOP and START
= 0. In this case the ACK bit is not updated until the transmit interrupt is serviced and
the Acknowledge cycle for the previous byte completes. For examples on usage of the
ACK bit, see
Only Transaction with a 10-bit Address
Software must be cautious in making decisions based on this bit within a transaction
RDRF
2
6
C Controller is enabled, this bit is 1 when the I
2
Address Only Transaction with a 7-bit Address
C Status register
ACK
5
2
C Controller is enabled and the I
10B
2
(Table
C Data Register (unless the read is performed using
4
F51H
R
71) indicates the status of the I
on page 133.
RD
3
0
2
C Controller to generate an interrupt.
Z8 Encore! XP
TAS
2
11110B
2
C Data Register is empty.
2
C Controller has received a
Product Specification
on page 131 and
, this bit is set. When
DSS
1
2
®
C Controller.
F0822 Series
I2C Controller
NCKI
Address
2
0
C
140

Related parts for Z8F08200100KIT