mc68hc908ld64 Freescale Semiconductor, Inc, mc68hc908ld64 Datasheet - Page 118

no-image

mc68hc908ld64

Manufacturer Part Number
mc68hc908ld64
Description
M68hc08 Microcontrollers Microcontroller
Manufacturer
Freescale Semiconductor, Inc
Datasheet
System Integration Module (SIM)
9.4 Reset and System Initialization
9.4.1 External Pin Reset
Data Sheet
118
In wait mode, the CPU clocks are inactive. The SIM also produces two
sets of clocks for other modules. Refer to the wait mode subsection of
each module to see if the module is active or inactive in wait mode.
Some modules can be programmed to be active in wait mode.
The MCU has the following reset sources:
All of these resets produce the vector $FFFE–$FFFF ($FEFE–$FEFF in
monitor mode) and assert the internal reset signal (IRST). IRST causes
all registers to be returned to their default values and all modules to be
returned to their reset states.
An internal reset clears the SIM counter (see
external reset does not. Each of the resets sets a corresponding bit in
the SIM reset status register (SRSR) (see
Pulling the asynchronous RST pin low halts all processing. The PIN bit
of the SIM reset status register (SRSR) is set as long as RST is held low
for a minimum of 67 OSCXCLK cycles, assuming that the POR was not
the source of the reset (see
shows the relative timing.
Reset Type
All others
Power-on reset module (POR)
External reset pin (RST)
Computer operating properly module (COP)
Low-voltage inhibit (LVI)
Illegal opcode
Illegal address
POR
System Integration Module (SIM)
Table 9-2. PIN Bit Set Timing
Number of Cycles Required to Set PIN
Table 9-2. PIN Bit Set
4163 (4096 + 64 + 3)
67 (64 + 3)
9.8 SIM
9.5 SIM
MC68HC908LD64
Freescale Semiconductor
Timing).
Registers).
Counter), but an
Figure 9-4
Rev. 3.0

Related parts for mc68hc908ld64