ez80f91 ZiLOG Semiconductor, ez80f91 Datasheet - Page 31

no-image

ez80f91

Manufacturer Part Number
ez80f91
Description
Ez80 Acclaimplus!? Connectivity Assp Ez80f91 Assp
Manufacturer
ZiLOG Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ez80f917050SBCG
Manufacturer:
Zilog
Quantity:
135
Part Number:
ez80f91AZ050EC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
ez80f91AZ050EG
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
ez80f91AZ050SC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
ez80f91AZ050SG
Manufacturer:
Zilog
Quantity:
158
Part Number:
ez80f91AZ050SG
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
ez80f91AZA50EG
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
ez80f91NA050SG
Manufacturer:
ZILOG
Quantity:
20 000
Company:
Part Number:
ez80f91NA050SG
Quantity:
160
PS027001-0707
Table 2. Pin Identification on the eZ80F91 Device (Continued)
LQFP
Pin No
127
128
129
130
131
132
133
134
135
136
BGA
Pin No Symbol
C7
D7
A6
B6
C6
E7
A5
B5
D6
C5
TxD2
TxD1
TxD0
Tx_EN
Tx_CLK
Tx_ER
V
V
Rx_ER
Rx_CLK
DD
SS
Function
MII Transmit
MII Transmit
MII Transmit
MII Transmit
MII Transmit
MII Transmit
MII Receive
MII Receive
Data
Data
Data
Enable
Clock
Error
Power Supply
Ground
Error
Clock
Signal Direction Description
Output
Output
Output
Output
Input
Output
Input
Input
This pin is used by the Ethernet
MAC for the MII Interface to the
PHY. Transmit Data is synchronous
to the rising-edge of Tx_CLK.
This pin is used by the Ethernet
MAC for the MII Interface to the
PHY. Transmit Data is synchronous
to the rising-edge of Tx_CLK.
This pin is used by the Ethernet
MAC for the MII Interface to the
PHY. Transmit Data is synchronous
to the rising-edge of Tx_CLK.
This pin is used by the Ethernet
MAC for the MII Interface to the
PHY. Transmit Enable is
synchronous to the rising-edge of
Tx_CLK.
This pin is used by the Ethernet
MAC for the MII Interface to the
PHY. Transmit Clock is the Nibble or
Symbol Clock provided by the MII
PHY interface.
This pin is used by the Ethernet
MAC for the MII Interface to the
PHY. Transmit Error is synchronous
to the rising-edge of Tx_CLK.
Power Supply.
Ground.
This pin is used by the Ethernet
MAC for the MII Interface to the
PHY. Receive Error is provided by
the MII PHY interface synchronous
to the rising-edge of Rx_CLK.
This pin is used by the Ethernet
MAC for the MII Interface to the
PHY. Receive Clock is the Nibble or
Symbol Clock provided by the MII
PHY interface.
Product Specification
Architectural Overview
eZ80F91 ASSP
23

Related parts for ez80f91