KIT_TC1797_SK Infineon Technologies, KIT_TC1797_SK Datasheet - Page 101

no-image

KIT_TC1797_SK

Manufacturer Part Number
KIT_TC1797_SK
Description
KIT STARTER AUDO FUTURE TC1797
Manufacturer
Infineon Technologies
Series
Audo Futurer
Type
MCUr

Specifications of KIT_TC1797_SK

Contents
Board, Adapters, Cables, CD, Power Supply
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
For Use With/related Products
TC1797
Other names
KITTC1797SKIN
It is therefore recommended to update the Transmit Buffer in slave mode after
the transmit interrupt (TIR) has been generated (i.e. after the first SCLK phase).
After reset, the Transmit Buffer may be written at any time.
SSC_TC.H003 Handling of Flag STAT.BSY in Master Mode
In register STAT of the High-Speed Synchronous Serial Interface (SSC), some
flags have been made available that reflect module status information (e.g.
error, busy) closely coupled to internal state transitions. In particular, flag
STAT.BSY will change twice during data transmission: from 0
and from 1
considerations e.g. when polling for the end of a transmission:
In master mode, when register TB has been written while no transfer was in
progress, flag STAT.BSY is set to 1
cycles. When software is polling STAT.BSY after TB was written, and it finds
that STAT.BSY = 0
has not yet started, or it is already completed.
Recommendations
In order to poll for the end of an SSC transfer, the following alternative methods
may be used:
TC1797, EES-AC, ES-AC, AC
either test flag RSRC.SRR (receive interrupt request flag) instead of
STAT.BSY
or use a software semaphore that is set when TB is written, and which is
cleared e.g. in the SSC receive interrupt service routine.
B
to 0
B
B
at the end of a transmission. This requires some special
, this may have two different meanings: either the transfer
B
101/101
after a constant delay of 5 FPI bus clock
B
Application Hints
Rel. 1.3, 18.12.2009
to 1
Errata Sheet
B
at the start,

Related parts for KIT_TC1797_SK