Z85C3008PSG Zilog, Z85C3008PSG Datasheet - Page 128

IC 8MHZ Z8500 CMOS SCC 40-DIP

Z85C3008PSG

Manufacturer Part Number
Z85C3008PSG
Description
IC 8MHZ Z8500 CMOS SCC 40-DIP
Manufacturer
Zilog
Series
SCCr
Datasheets

Specifications of Z85C3008PSG

Processor Type
Z80
Features
Error Detection and Multiprotocol Support
Speed
8MHz
Voltage
5V
Mounting Type
Through Hole
Package / Case
40-DIP (0.620", 15.75mm)
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
Through Hole
Cpu Speed
8MHz
Digital Ic Case Style
DIP
No. Of Pins
40
Supply Voltage Range
5V
Operating Temperature Range
0°C To +70°C
Svhc
No SVHC (18-Jun-2010)
Base Number
85
Rohs Compliant
Yes
Clock Frequency
8MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-3930
Q2456016A
Z85C3008PSG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z85C3008PSG
Manufacturer:
ZILOG
Quantity:
6 100
Part Number:
Z85C3008PSG
Manufacturer:
Zilog
Quantity:
6
Part Number:
Z85C3008PSG
Manufacturer:
TOSHIBA
Quantity:
3 500
Part Number:
Z85C3008PSG
Manufacturer:
ZILOG
Quantity:
20 000
Part Number:
Z85C3008PSGSCC
Manufacturer:
ZILOG
Quantity:
2
UM010901-0601
Bit 7: Brea/Abort Interrupt Enable
If this bit is set to 1, a change in the Break/Abort status of
the receiver causes an External/Status interrupt. This bit is
set by a channel or hardware reset.
Bit 6: Transmit Underrun/EOM Interrupt Enable
If this bit is set to 1, a change of state by the Tx Under-
run/EOM latch in the transmitter causes an Exter-
nal/Status interrupt. This bit is set to 1 by a channel or
hardware reset.
Bit 5: CTS Interrupt Enable
If this bit is set to 1, a change of state on the /CTS pin caus-
es an External/Status Interrupt. This bit is set by a channel
or hardware reset.
Bit 4: SYNC/Hunt Interrupt Enable
If this bit is set to 1, a change of state on the /SYNC pin
causes an External/Status interrupt in Asynchronous
mode, and a change of state in the Hunt bit in the receiver
causes and External/Status interrupt in synchronous
modes. This bit is set by a channel or hardware reset.
Bit 3: DCD Interrupt Enable
If this bit is set to 1, a change of state on the /DCD pin
causes an External/Status interrupt. This bit is set by a
channel or hardware reset.
Bit 2: Status FIFO Enable control bit (CMOS/ESCC)
If this bit is set and if the CMOS/ESCC is in the
SDLC/HDLC Mode, status (five bits from Read Register 1:
5.3 READ REGISTERS
The SCC Read register set in each channel has four status
registers (includes receive data FIFO), and two baud rate
time constant registers in each channel. The Interrupt Vec-
tor register (RR2) and Interrupt Pending register (RR3) are
shared by both channels. In addition to these, the
CMOS/ESCC has two additional registers for the SDLC
Frame Status FIFO. On the ESCC, if that function is en-
abled (WR7' bit D6=1), five more registers are available
which return the value written to the write registers.
The status of these registers is continually changing and
depends on the mode of communication, received and
transmitted data, and the manner in which this data is
transferred to and from the CPU. The following description
details the bit assignment for each register.
5.3.1 Read Register 0 (Transmit/Receive
Buffer Status and External Status)
Read Register 0 (RR0) contains the status of the receive
and transmit buffers. RR0 also contains the status bits for
the six sources of External/Status interrupts. The bit con-
figuration is illustrated in Figure 5-19.
On the NMOS/CMOS version, note that the status of this
register might be changing during the read.
Residue, Overrun, and CRC Error) and fourteen bits of
byte count are held in the Status FIFO until read. Status in-
formation for up to ten frames can be stored. If this bit is
reset (0) or if the CMOS/ESCC is not in the SDLC/HDLC
Mode, the FIFO is not operational and status information
read reflects the current status only. This bit is reset to 0
by a channel or hardware reset. For details on this func-
tion, refer to Section 4.4.3.
On the NMOS version, this bit is reserved and should be
programmed as 0.
Bit 1: Zero Count Interrupt Enable
If this bit is set to 1, an External/Status interrupt is gener-
ated whenever the counter in the baud rate generator
reaches 0. This bit is reset to 0 by a channel or hardware
reset.
Bit 0: Point to Write Register WR7 Prime (ESCC and
85C30 only)
When this bit is programmed to 0, writes to the WR7 ad-
dress are made to WR7. When this bit is programmed to
1, writes to the WR7 address are made to WR7 Prime.
Once set, this bit remains set unless cleared by writing a 0
to this bit or by a hardware or software reset. Note that if
the extended read option is enabled, WR7 Prime is read in
RR14. For details about WR7', refer to Section 4.4.1.2 and
Section 5.2.9.
On the NMOS/CMOS version, this bit is reserved and
should be programmed as 0.
An enhancement allows the ESCC and 85C30 to latch the
contents of RR0 during read transactions for this register.
The latch is released on the rising edge of the /RD of the
read transaction to this register. This feature prevents
missed status due to changes that take place when the
read cycle is in progress.
Read Register 0
D7 D6 D5 D4
Figure 5-19. Read Register 0
D3 D2 D1 D0
SCC™/ESCC™ User’s Manual
Register Descriptions
Rx Character Available
Zero Count
Tx Buffer Empty
DCD
Sync/Hunt
CTS
Tx Underrun/EOM
Break/Abort
5-21
5

Related parts for Z85C3008PSG