EP1AGX20CF484C6N Altera, EP1AGX20CF484C6N Datasheet - Page 86

IC ARRIA GX FPGA 20K 484FBGA

EP1AGX20CF484C6N

Manufacturer Part Number
EP1AGX20CF484C6N
Description
IC ARRIA GX FPGA 20K 484FBGA
Manufacturer
Altera
Series
Arria GXr
Datasheet

Specifications of EP1AGX20CF484C6N

Number Of Logic Elements/cells
21580
Number Of Labs/clbs
1079
Total Ram Bits
1229184
Number Of I /o
230
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Family Name
Arria™ GX
Number Of Logic Blocks/elements
21580
# I/os (max)
230
Process Technology
CMOS
Operating Supply Voltage (typ)
1.2V
Logic Cells
21580
Ram Bits
1229184
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
484
Package Type
FC-FBGA
No. Of Macrocells
21580
Family Type
Arria GX
No. Of I/o's
230
Operating Frequency Max
622.08MHz
Operating Temperature Range
0°C To +85°C
Logic Case Style
BGA
No. Of Pins
484
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-2395

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1AGX20CF484C6N
Manufacturer:
ALTERA
Quantity:
672
Part Number:
EP1AGX20CF484C6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1AGX20CF484C6N
Manufacturer:
ALTERA
Quantity:
8 000
Part Number:
EP1AGX20CF484C6N
Manufacturer:
ALTERA
0
Part Number:
EP1AGX20CF484C6N
Manufacturer:
ALTERA
Quantity:
40
2–80
Enhanced PLLs
Figure 2–65. Arria GX Enhanced PLL
Notes to
(1) Each clock source can come from any of the four clock pins that are physically located on the same side of the device as the PLL.
(2) If the feedback input is used, you will lose one (or two, if FBIN is differential) external clock output pin.
(3) Each enhanced PLL has three differential external clock outputs or six single-ended external clock outputs.
(4) The global or regional clock input can be driven by an output from another PLL, a pin-driven dedicated global or regional clock, or through a clock
Fast PLLs
Arria GX Device Handbook, Volume 1
control block provided the clock control block is fed by an output from another PLL or a pin-driven dedicated global or regional clock. An internally
generated global signal cannot drive the PLL.
Global or
Regional
Clock
INCLK[3..0]
Figure
2–65:
4
Shaded Portions of the
PLL are Reconfigurable
Arria GX devices contain up to four enhanced PLLs with advanced clock
management features. These features include support for external clock feedback
mode, spread-spectrum clocking, and counter cascading.
diagram of the enhanced PLL.
Arria GX devices contain up to four fast PLLs with high-speed serial interfacing
ability. Fast PLLs offer high-speed outputs to manage the high-speed differential I/O
interfaces.
FBIN
Switchover
Circuitry
Clock
(2)
/n
Figure 2–66
(Note 1)
Phase Frequency
Detector
PFD
shows a diagram of the fast PLL.
Charge
Pump
Lock Detect
& Filter
Spectrum
Spread
/m
Loop
Filter
VCO Phase Selection
Affecting All Outputs
V
Selectable at Each
PLL Output Port
CO
Phase Selection
VCO
8
Post-Scale
Counters
/c0
/c1
/c2
/c3
/c4
/c5
Figure 2–65
From Adjacent PLL
© December 2009 Altera Corporation
6
Chapter 2: Arria GX Architecture
PLLs and Clock Networks
4
8
6
shows a
Global
Clocks
Regional
Clocks
I/O Buffers (3)
to I/O or general
routing

Related parts for EP1AGX20CF484C6N