TXC-06312BIOG Transwitch Corporation, TXC-06312BIOG Datasheet - Page 20

no-image

TXC-06312BIOG

Manufacturer Part Number
TXC-06312BIOG
Description
Manufacturer
Transwitch Corporation
Datasheet

Specifications of TXC-06312BIOG

Lead Free Status / Rohs Status
Supplier Unconfirmed
PRELIMINARY TXC-06312B-MB, Ed. 2
June 2005
PHAST-12N Device
DATA SHEET
TXC-06312B
4.3 HIGH ORDER PATH CROSS CONNECT
4.4 TERMINAL SIDE
In the transmit direction, the APS information exchanged between two mate PHAST-12N
devices, including K1/K2 APS signal, signal fail and signal degrade status, is inserted either
from on-chip memory or directly from the TOH monitor.
Finally, the serial 622.08 Mbit/s APS port signal is transmitted using the device’s System
Clock.
The non-blocking high order path cross connect block can connect each output high order
path time slot to each input high order path time slot. The presence of an active cross connect
does not ‘block’ a cross connect to another output. AIS or unequipped maintenance signals
can be inserted into each output time slot.
The cross connect has three input buses and three output buses: line side, APS port side and
terminal side. Each bus contains the high order path containers equivalent to an STM-4/
STS-12.
The POH Monitor will terminate all path overhead bytes of the dropped high order path
containers compliant to the latest ITU/ETSI/ANSI standards. Additionally, the received raw
POH overhead bytes are stored in on-chip memory and output on the POH port interface for
external processing (except for BIP where the error mask is calculated). The remote
information, RDI and REI, is output on the external and internal path ring port interfaces for
ring applications.
Finally, the high order path data is output on the Drop Telecom Bus interface.
In the transmit direction, the high order path data is input from the ADD telecom bus interface.
The POH Generator will optionally insert all path overhead bytes. The POH overhead bytes
can be inserted from on-chip memory or the POH port interface. The remote information, RDI
and REI, can be inserted from the internal or external ring port interface. This selection can
be made on a per high order path basis.
For Test purposes, a PRBS pattern can be generated and inserted on a particular path by the
PHAST-12N. PRBS can be analyzed for bit errors on the receive side.
-
Block Diagram Description
-
2 0 o f 2 0 2

Related parts for TXC-06312BIOG