PIC18F4431-E/P Microchip Technology, PIC18F4431-E/P Datasheet - Page 159

IC MCU FLASH 8KX16 40DIP

PIC18F4431-E/P

Manufacturer Part Number
PIC18F4431-E/P
Description
IC MCU FLASH 8KX16 40DIP
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18F4431-E/P

Core Size
8-Bit
Program Memory Size
16KB (8K x 16)
Core Processor
PIC
Speed
40MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, LVD, Power Control PWM, QEI, POR, PWM, WDT
Number Of I /o
36
Program Memory Type
FLASH
Eeprom Size
256 x 8
Ram Size
768 x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 9x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
40-DIP (0.600", 15.24mm)
Controller Family/series
PIC18
No. Of I/o's
36
Eeprom Memory Size
256Byte
Ram Memory Size
768Byte
Cpu Speed
40MHz
No. Of Timers
4
Processor Series
PIC18F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
768 B
Interface Type
EUSART, I2C, SPI, SSP
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
36
Number Of Timers
1 x 8
Operating Supply Voltage
2 V to 5.5 V
Maximum Operating Temperature
+ 125 C
Mounting Style
Through Hole
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, ICE2000, ICE4000, DV164136
Minimum Operating Temperature
- 40 C
On-chip Adc
9 bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
DVA18XP400 - DEVICE ADAPTER 18F4220 PDIP 40LDACICE0206 - ADAPTER MPLABICE 40P 600 MIL
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F4431-E/P
Manufacturer:
MICROCHIP
Quantity:
1 785
Part Number:
PIC18F4431-E/P
Manufacturer:
Microchip Technology
Quantity:
135
Part Number:
PIC18F4431-E/PT
Manufacturer:
JOHANSON
Quantity:
24 000
Part Number:
PIC18F4431-E/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
17.1.5
The following is a summary of functional operation
upon entering any of the Input Capture modes:
1.
2.
FIGURE 17-7:
 2010 Microchip Technology Inc.
TMR5 Reset
Note 1: Timer5 is only reset and enabled (assuming TMR5ON = 0 and T5MOD = 1) when the Special Event Trigger Reset is
TMR5ON
After the module is configured for one of the
Capture modes by setting the Capture Mode
Select bits (CAPxM<3:0>), the first detected
edge captures the Timer5 value and stores it in
the CAPxBUF register. The timer is then reset
(depending on the setting of CAPxREN bit) and
starts to increment according to its settings (see
Figure
On all edges, the capture logic performs the
following:
a)
b)
c)
d)
e)
f)
CAP1 Pin
TMR5
IC1IF
OSC
Input Capture mode is decoded and the
active edge is identified.
The CAPxREN bit is checked to determine
whether Timer5 is reset or not.
On every active edge, the Timer5 value is
recorded in the Input Capture Buffer
(CAPxBUF).
Reset Timer5 after capturing the value of
the timer when the CAPxREN bit is
enabled. Timer5 is reset on every active
capture edge in this case.
On all continuing capture edge events,
repeat steps (a) through (d) until the opera-
tional mode is terminated, either by user
firmware, POR or BOR.
The timer value is not affected when switch-
ing into and out of various Input Capture
modes.
(1)
17-4,
ENTERING INPUT CAPTURE MODE
AND CAPTURE TIMING
enabled for the Timer5 Reset input. The TMR5ON bit is asserted and Timer5 is reset on the Q1 rising edge following
the event capture. With the Special Event Trigger Reset disabled, Timer5 cannot be reset by the Special Event Trigger
Reset on the CAP1 input. In order for the Special Event Trigger Reset to work as the Reset trigger to Timer5, IC1 must
be configured in the Special Event Trigger mode (CAP1M<3:0> = 1110 or 1111).
Q1
Figure 17-5
Q2
XXXX
CAPx INTERRUPTS AND IC1 SPECIAL EVENT TRIGGER
Q3
and
Q4
Figure
Q1
Q2
17-6).
PIC18F2331/2431/4331/4431
Q3
Q4
Q1
Q2
17.1.6
Every input capture trigger can optionally reset
(TMR5). The Capture Reset Enable bit, CAPxREN,
gates the automatic Reset of the time base of the cap-
ture event with this enable Reset signal. All capture
events reset the selected timer when CAPxREN is set.
Resets are disabled when CAPxREN is cleared (see
Figure
17.1.7
There are four operating modes for which the IC
module can generate an interrupt and set one of the
Interrupt Capture Flag bits (IC1IF, IC2QEIF or
IC3DRIF). The interrupt flag that is set depends on the
channel in which the event occurs. The modes are:
• Edge Capture
• Period Measurement Event (CAPxM<3:0> = 0101)
• Pulse-Width Measurement Event
• State Change Event (CAPxM<3:0> = 1000)
The timing of interrupt and Special Event Trigger
events is shown in
detected on the rising edge of Q2 and propagated on
the rising edge of Q4 rising edge. If an active edge
happens to occur any later than this (on the falling edge
of Q2, for example), then it will be recognized on the
next Q2 rising edge.
Q3
Note:
(CAPxM<3:0> = 0001, 0010, 0011 or 0100)
(CAPxM<3:0> = 0110 or 0111)
Note:
Q4
17-4,
TIMER5 RESET
The CAPxREN bit has no effect in
Pulse-Width Measurement mode.
IC INTERRUPTS
The Special Event Trigger is generated
only in the Special Event Trigger mode on
the CAP1 input (CAP1M<3:0> = 1110
and 1111). IC1IF interrupt is not set in this
mode.
Q1
Figure 17-5
Q2
0000
Figure
Q3
and
Q4
17-7. Any active edge is
Figure
Q1
DS39616D-page 159
17-6).
Q2
0001
Q3
Q4

Related parts for PIC18F4431-E/P