M30853FJGP#U3 Renesas Electronics America, M30853FJGP#U3 Datasheet - Page 152

IC M32C MCU FLASH 100LQFP

M30853FJGP#U3

Manufacturer Part Number
M30853FJGP#U3
Description
IC M32C MCU FLASH 100LQFP
Manufacturer
Renesas Electronics America
Series
M16C™ M32C/80r
Datasheets

Specifications of M30853FJGP#U3

Core Processor
M32C/80
Core Size
16/32-Bit
Speed
32MHz
Connectivity
CAN, I²C, IEBus, SIO, UART/USART
Peripherals
DMA, WDT
Number Of I /o
85
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
24K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 26x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-LQFP
For Use With
R0K330879S001BE - KIT DEV RSK M32C/87R0K330879S000BE - KIT DEV RSK M32C/87
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M30853FJGP#U3M30853FJGP#D3
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
M30853FJGP#U3M30853FJGP#D5
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
M30853FJGP#U3
Manufacturer:
Renesas
Quantity:
168
Company:
Part Number:
M30853FJGP#U3
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
M30853FJGP#U3M30853FJGP#U5
Manufacturer:
Renesas Electronics America
Quantity:
10 000
R
R
e
E
[ Function ]
[ Operation ]
[ Selectable src/dest ]
v
SHA
[ Syntax ]
[ Description Example ]
J
[ Flag Change ]*
Chapter 3
*1 Indirect instruction addressing [dest] can be used in all addressing except R0L/R0/R2R0, R0H/R2/-
*2 When
*3 When (.B) or (.W) is selected for the size specifier (.size), the range of values is -8 < #IMM4 < +8( 0).
1 .
R0L/R0/R2R0
R1L/R1/R3R1
A0/A0/A0
dsp:8[A0]
dsp:16[A0]
dsp:24[A0]
#IMM4/#IMM8*
Conditions
0
Change
9
SHA.size
0 .
Flag
B
• This instruction arithmetically shifts
• The direction of shift is determined by the sign of
• When
• When
• When (.L) is specified for the size specifier (.size) and
O*
S*
Z*
C*
*5 When (.L) is specified for the sign specifier (.size) and dest is the address register(A0, A1), the flag
0
0
, R1L/R1/R3R1, and R1H/R3/-.
When (.L) is selected for the size specifier (.size), the range of values is -32 < #IMM8 < +32 ( 0).
SHA.B
SHA.B
SHA.L
SHA.W
flowing from LSB(MSB)is transferred to the C flag.
negative, bits are shifted right.
shifts is -8 to +8( 0). You cannot set values less than -8, equal to 0, or greater than +8. When you
selected (.L) for the size specifier (.size), the number of shifts is -32 to +32( 0). You cannot set the
value 0.
and no flags are changed. When you set a value less than -32 or greater than +32, the result of shift
is undefined.
zero-extended to be treated as 32-bit data for the operation. The 24 low-order bits of the operation
result are stored in
3
5
5
5
5
become undefined.
1
2
9
0
: The flag is set when the operation resulted in 0; otherwise cleared.
: The flag is set when the operation resulted in MSB = 1; otherwise cleared.
: The flag is set when the bit at last shifted out is 1; otherwise cleared.
0 -
: The flag is cleared when all the shift resulted in MSB and shift out bit are the same value;
0
When
When
otherwise set.
U
6
1
src
src
src
0 .
0
0
5
A1/A1/A1
dsp:8[A1]
dsp:16[A1]
dsp:24[A1]
3 .
is R1H, you cannot choose R1, R1H or R3R1 for
I
is a register, the number of shifts is -32 to +32. Although you can set 0, no bits are shifted
is an immediate and you selected (.B) or (.W) for the size specifier (.size), the number of
Functions
3
1
src,dest
src
src
4
#3,R0L
#-3,R0L
R1H,Ram:8[A1]
R1H,[[A1]]
O
p
< 0
> 0
a
g
e
B
src
134
dest
R0H/R2/-
R1H*
[A0]
dsp:8[SB]
dsp:16[SB]
abs24
S
.
f o
3
Z
2
3
/R3/-
5
D
C
dest
[A1]
dsp:8[FB]
dsp:16[FB]
abs16
C
SHift Arithmetic
B , W , L
Shift arithmetic
*4 When the number of shifts is 0, no flags are changed.
left or right the number of bits indicated by
; Arithmetically shifted left
; Arithmetically shifted right
MSB
MSB
R0L/R0/R2R0
R1L/R1/R3R1*
A0/A0/A0
dsp:8[A0]
dsp:16[A0]
dsp:24[A0]
src
. When
dest/[dest]
dest/[dest]
dest
dest
src
is the address register (A0, A1),
[ Instruction Code/Number of Cycles ]
A1/A1/A1
dsp:8[A1]
dsp:16[A1]
dsp:24[A1]
.
2
is positive, bits are shifted left; when
LSB
LSB
dest*
R0H/R2/-
R1H/R3/-*
[A0]
dsp:8[SB]
dsp:16[SB]
abs24
1
C
src
0
3.2
2
. The bit over-
[A1]
dsp:8[FB]
dsp:16[FB]
abs16
SHA
Page= 282
Functions
dest
is

Related parts for M30853FJGP#U3