Z16F6411FI20SG Zilog, Z16F6411FI20SG Datasheet - Page 210

IC ZNEO MCU FLASH 64K 80QFP

Z16F6411FI20SG

Manufacturer Part Number
Z16F6411FI20SG
Description
IC ZNEO MCU FLASH 64K 80QFP
Manufacturer
Zilog
Series
Encore!® ZNEOr
Datasheet

Specifications of Z16F6411FI20SG

Core Processor
ZNEO
Core Size
16-Bit
Speed
20MHz
Connectivity
EBI/EMI, I²C, IrDA, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
60
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
80-BQFP
Processor Series
Z16F6x
Core
Zneo
Data Bus Width
16 bit
Data Ram Size
4 B
Interface Type
ESPI, I2C, UART
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
60
Number Of Timers
4
Operating Supply Voltage
2.7 V to 3.6 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Development Tools By Supplier
Z16F2800100ZCOG
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 12 Channel
For Use With
770-1003 - ISP 4PORT FOR ZILOG ZNEO MCU269-4537 - DEV KIT FOR Z16F ZNEO
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
269-4571

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z16F6411FI20SG
Manufacturer:
LT
Quantity:
121
Part Number:
Z16F6411FI20SG
Manufacturer:
Zilog
Quantity:
10 000
PS022008-0810
Caution:
10 = TRANSMIT ONLY Mode
11 = TRANSMIT/RECEIVE Mode
BRGCTL—Baud Rate Generator Control
The function of this bit depends upon ESPIEN1,0. When ESPIEN1,0 = 00, this bit allows
enabling the BRG to provide periodic interrupts.
If the ESPI is disabled (
0 = The BRG timer function is disabled. 
1 = The BRG timer function and time-out interrupt are enabled. 
If the ESPI is enabled:
0 = Reading the Baud Rate High and Low registers returns the BRG Reload value.
1 = Reading the Baud Rate High and Low registers returns the BRG Counter value.
If reading the counter one byte at a time while the BRG is counting keep in mind
that the values will not be in sync. It is recommended to read the counter using word
(2-byte) reads.
PHASE—Phase Select
Sets the phase relationship of the data to the clock. For more information on operation of
the PHASE bit, see
CLKPOL—Clock Polarity
0 = SCK idles Low (0).
1 = SCK idles High (1).
WOR—Wire-OR (Open-Drain) Mode Enabled
0 = ESPI signal pins not configured for open-drain.
1 = All four ESPI signal pins (SCK, SS, MISO, MOSI) configured for open-drain
If
function. This setting is used for Multi-Master and/or Multi-Slave configurations.
Reading the Baud Rate High and Low registers returns the BRG Reload value.
Reading the Baud Rate High and Low registers returns the BRG Counter value.
If
disabled.
enabled to provide a Slave SCK timeout. See Slave Abort error description.
Use this setting if the software application is both sending and receiving information.
In MASTER mode software must still write to the Transmit Data register to initiate 
the transfer.
requests
not occur.
Use this setting in MASTER or SLAVE mode when the software application is
sending data but not receiving. RDRF will assert, but receive interrupt and DMA
Both TDRE and RDRF will be active.
MMEN = 1
MMEN = 1
, the BRG is enabled to generate SCK. If
, the BRG is enabled to generate SCK. If
ESPI Clock Phase and Polarity Control
ESPIEN1, ESPIEN0 = 00
P R E L I M I N A R Y
):
Enhanced Serial Peripheral Interface
MMEN = 0
MMEN = 0
on page 180.
Product Specification
, the BRG is
ZNEO
, the BRG is 
Z16F Series
194

Related parts for Z16F6411FI20SG