Z16F6411FI20SG Zilog, Z16F6411FI20SG Datasheet - Page 156

IC ZNEO MCU FLASH 64K 80QFP

Z16F6411FI20SG

Manufacturer Part Number
Z16F6411FI20SG
Description
IC ZNEO MCU FLASH 64K 80QFP
Manufacturer
Zilog
Series
Encore!® ZNEOr
Datasheet

Specifications of Z16F6411FI20SG

Core Processor
ZNEO
Core Size
16-Bit
Speed
20MHz
Connectivity
EBI/EMI, I²C, IrDA, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
60
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
80-BQFP
Processor Series
Z16F6x
Core
Zneo
Data Bus Width
16 bit
Data Ram Size
4 B
Interface Type
ESPI, I2C, UART
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
60
Number Of Timers
4
Operating Supply Voltage
2.7 V to 3.6 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Development Tools By Supplier
Z16F2800100ZCOG
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 12 Channel
For Use With
770-1003 - ISP 4PORT FOR ZILOG ZNEO MCU269-4537 - DEV KIT FOR Z16F ZNEO
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
269-4571

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z16F6411FI20SG
Manufacturer:
LT
Quantity:
121
Part Number:
Z16F6411FI20SG
Manufacturer:
Zilog
Quantity:
10 000
PS022008-0810
Clear To Send Operation
External Driver Enable
8. Write to the LIN-UART control 0 register to:
9. Execute an
The LIN-UART is now configured for interrupt-driven data reception. When the LIN-
UART receiver interrupt is detected, the associated ISR performs the following:
1. Check the LIN-UART Status 0 register to determine whether the source of the
2. If the interrupt was due to data available, read the data from the LIN-UART receive
3. Execute the
The clear to send (CTS) pin, if enabled by the
register, performs flow control on the outgoing transmit data stream. The CTS input pin is
sampled one system clock before beginning any new character transmission. To delay
transmission of the next data character, an external receiver must deassert CTS at least one
system clock cycle before a new data transmission begins. For multiple character
transmissions, this operation is typically performed during the Stop bit transmission. If
CTS deasserts in the middle of a character transmission, the current character is sent
completely.
The LIN-UART provides a Driver Enable (DE) signal for off-chip bus transceivers. This
feature reduces the software overhead associated with using a GPIO pin to control the
transceiver when communicating on a multi-transceiver bus such as RS-485.
Driver Enable is a programmable polarity signal which envelopes the entire transmitted
data frame including parity and stop bits as illustrated in
signal asserts when a byte is written to the LIN-UART transmit data register. The DE signal
asserts at least one bit period and no greater than two bit periods before the Start bit is
transmitted. This allows a set-up time to enable the transceiver. The DE signal deasserts
one system clock period after the last
allows both time for data to clear the transceiver before disabling it, as well as the ability to
determine if another character follows the current character. In the event of back to back
characters (new data must be written to the transmit data register before the previous
character is completely transmitted) the DE signal is not deasserted between characters.
The DEPOL bit in the LIN-UART control register 1 sets the polarity of the DE signal.
(a) Set the receive enable bit (
(b) Enable parity, if MULTIPROCESSOR mode is not enabled, and select either
interrupt is error, break, or received data.
data register. If operating in MULTIPROCESSOR (9-bit) mode, further actions are
required depending on the MULTIPROCESSOR mode bits
even- or odd-parity.
EI
IRET
instruction to enable interrupts.
instruction to return from the ISR and await more data.
P R E L I M I N A R Y
REN
Stop
) to enable the LIN-UART for data reception
bit is transmitted. This one system clock delay
CTSE
bit of the LIN-UART control 0
Figure 26
MPMD[1:0]
Product Specification
on page 141. The DE
ZNEO
Z16F Series
.
LIN-UART
140

Related parts for Z16F6411FI20SG