TMP86xy49UG/F/NG Toshiba, TMP86xy49UG/F/NG Datasheet - Page 60

no-image

TMP86xy49UG/F/NG

Manufacturer Part Number
TMP86xy49UG/F/NG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMP86xy49UG/F/NG

Package
LQFP64/QFP64/SDIP64
Rom Types (m=mask,p=otp,f=flash)
M/P/F
Rom Size
16/32/60
Ram Size
512/1K/2K
Driver Led
13
Driver Lcd
-
Spi/sio Channels
2
Uart/sio Channels
2
I2c/sio Channels
1
High-speed Serial Output
-
Adc 8-bit Channels
-
Adc 10-bit Channels
16
Da Converter Channels
-
Timer Counter 18-bit Channel
-
Timer Counter 16-bit Channel
2
Timer Counter 8-bit Channel
4
Motor Channels
-
Watchdog Timer
Y
Dual Clock
Y
Clock Gear
-
Number Of I/o Ports
56
Power Supply (v)
4.5 to 5.5
3.7 External Interrupts
(Pulse inputs of less than a certain time are eliminated as noise).
rupt input pin or an input/output port, and is configured as an input port during reset.
control register (EINTCR).
The TMP86PM49UG has 5 external interrupt inputs. These inputs are equipped with digital noise reject circuits
Edge selection is also possible with INT1 to INT3. The
Edge selection, noise reject control and
Note 1: In NORMAL1/2 or IDLE1/2 mode, if a signal with no noise is input on an external interrupt pin, it takes a maximum of "sig-
Note 2: When INT0EN = "0", IL4 is not set even if a falling edge is detected on the
Note 3: When a pin with more than one function is used as an output and a change occurs in data or input/output status, an inter-
Source
INT0
INT1
INT2
INT3
INT5
nal establishment time + 6/fs[s]" from the input signal's edge to set the interrupt latch.
rupt request signal is generated in a pseudo manner. In this case, it is necessary to perform appropriate processing such
as disabling the interrupt enable flag.
INT1
INT2
INT3
INT0
INT5
Pin
IMF FE4 INT0EN=1
IMF FE6 = 1
IMF FE8 = 1
IMF FE12 = 1
IMF FE23 = 1
Enable Conditions
INT0
/P00 pin function selection are performed by the external interrupt
Falling edge
Falling edge
or
Rising edge
Falling edge
or
Rising edge
Falling edge
or
Rising edge
Falling edge
Page 43
Release Edge
INT0
/P00 pin can be configured as either an external inter-
Pulses of less than 2/fc [s] are eliminated as
noise. Pulses of 7/fc [s] or more are considered
to be signals. In the SLOW or the SLEEP mode,
pulses of less than 1/fs [s] are eliminated as
noise. Pulses of 3.5/fs [s] or more are consid-
ered to be signals.
Pulses of less than 15/fc or 63/fc [s] are elimi-
nated as noise. Pulses of 49/fc or 193/fc [s] or
more are considered to be signals. In the SLOW
or the SLEEP mode, pulses of less than 1/fs [s]
are eliminated as noise. Pulses of 3.5/fs [s] or
more are considered to be signals.
Pulses of less than 7/fc [s] are eliminated as
noise. Pulses of 25/fc [s] or more are considered
to be signals. In the SLOW or the SLEEP mode,
pulses of less than 1/fs [s] are eliminated as
noise. Pulses of 3.5/fs [s] or more are consid-
ered to be signals.
Pulses of less than 7/fc [s] are eliminated as
noise. Pulses of 25/fc [s] or more are considered
to be signals. In the SLOW or the SLEEP mode,
pulses of less than 1/fs [s] are eliminated as
noise. Pulses of 3.5/fs [s] or more are consid-
ered to be signals.
Pulses of less than 2/fc [s] are eliminated as
noise. Pulses of 7/fc [s] or more are considered
to be signals. In the SLOW or the SLEEP mode,
pulses of less than 1/fs [s] are eliminated as
noise. Pulses of 3.5/fs [s] or more are consid-
ered to be signals.
INT0
pin input.
Digital Noise Reject
TMP86PM49UG

Related parts for TMP86xy49UG/F/NG