Z16F2800100ZCOG Zilog, Z16F2800100ZCOG Datasheet - Page 239

DEV KIT FOR Z16F ZNEO

Z16F2800100ZCOG

Manufacturer Part Number
Z16F2800100ZCOG
Description
DEV KIT FOR Z16F ZNEO
Manufacturer
Zilog
Series
ZNEO™r
Type
MCUr

Specifications of Z16F2800100ZCOG

Contents
Evaluation Board, Software and Documentation
For Use With/related Products
Z16F Series
For Use With
269-4661 - KIT ACC ETHERNET SMART CABLE
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-4537
PS022008-0810
DMA Control of I
6. Software responds to the interrupt by reading the I2CISTAT register, clearing the
7. The Master starts the data transfer by asserting SCL Low. Once the I
8. When the first bit of the first data byte is transferred, the I
9. Software responds to the transmit data interrupt by loading the next data byte into the
10. The I
11. The bus cycles through steps 7–10 until the last byte has been transferred. If software
12. Software responds to the NAK interrupt by clearing the
13. When the Master has completed the acknowledge cycle of the last transfer it asserts
14. The Slave I
15. Software responds to the Stop interrupt by reading the I2CISTAT register, clearing the
The DMA engine is configured to support transmit and receive DMA requests from the
I
in the I
error condition interrupts to be handled by software while data movement is handled by
the DMA engine.
The DMA interface on the I
master mode address byte transfer. The START, STOP, and NAK bits must be controlled
by software.
2
C Controller. The I
I2CISTAT register, which causes the Slave Address Match interrupt. The
= 1. The Slave mode I
bit. Software loads the initial data byte into the I2CDATA register and sets the
in the I2CCTL register.
data available to transmit the SCL is released and the Master proceeds to shift the first
data byte.
bit, which asserts the transmit data interrupt.
I2CDATA register.
Acknowledge (or Not Acknowledge for the last data byte).
has not yet loaded the next data byte when the Master brings SCL Low to transfer the
most significant data bit, the Slave I
register is written.
When the Slave receives a Not Acknowledge, the I
the I2CISTAT register and generates the NAK interrupt.
register and by asserting the
the STOP or RESTART condition on the bus.
I2CISTAT register).
SPRS
2
C Mode register and clearing the TXI bit in the I
2
bit.
C Master shifts in the remainder of the data byte. The Master transmits the
2
C Transactions
2
C Controller asserts the STOP/RESTART interrupt (set
2
C data interrupt requests must be disabled by setting the
2
P R E L I M I N A R Y
C Controller acknowledges on the bus.
2
C Controller is intended to support data transfer but not
FLUSH
2
bit of the I2CCTL register.
C Controller holds SCL Low until the data
2
C Controller sets the
2
C Control register. This allows
TXI
2
I
C controller sets the
2
C Master/Slave Controller
Product Specification
bit in the I2CCTL
ZNEO
2
SPRS
C Controller has
Z16F Series
NCKI
RD
DMAIF
bit in
bit is set
TXI
bit in
TDRE
SAM
bit
bit
223

Related parts for Z16F2800100ZCOG