TMP92xy29FG Toshiba, TMP92xy29FG Datasheet - Page 237

no-image

TMP92xy29FG

Manufacturer Part Number
TMP92xy29FG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMP92xy29FG

Package
QFP176
Rom Types(m=mask,p=otp, F=flash,e=eeprom)
Romless
Rom Combinations
Romless
Ram Combinations
144
Architecture
32-bit CISC
Usb/spi Channels
1/1
Uart/sio Channels
2
I2c/sio Bus Channels
1
(s)dram Controller
1
Adc 10-bit Channel
6
Da Converter
-
Timer 8-bit Channel
8
Timer 16-bit Channel
2
Pwm 8-bit Channels
-
Pwm 16-bit Channels
-
Cs/wait Controller
4
Dual Clock
Y
Number Of I/o Ports
98
Power Supply Voltage(v)
3.0 to 3.6
SDLUDQM
SDLLDQM
SDCAS
SDRAS
SDCKE
SDCLK
SDWE
SDCS
(b) Self Refresh
Note 1: When standby mode is released by a system reset, the I/O registers are initialized and the Self Refresh state
Note 2: The SDRAM cannot be accessed while it is in the Self Refresh state.
Note 3: To execute the HALT instruction after the Self Refresh Entry command, insert at least 10 bytes of NOP or
Setting Example
Figure 3.11.7 shows the Self Refresh cycle timing. Before entering Self-refresh mode, issue
the all Bank Pre-charge Command. Once Self Refresh is started, the SDRAM is refreshed
internally without the need to issue the Auto Refresh command.
The Self Refresh Entry command is issued by setting SDCMM<SCMM2:0> to “101”.
is exited. Note that the Auto Refresh function is also disabled at this time.
other instructions between the instruction to set SDCMM<SCMM2:0> to “101” and the HALT instruction.
org
ld
ld
NOP × 10
halt
Self Refresh Entry
0x2000
(sdcmm),0x02
(sdcmm),0x05
Figure 3.11.7 Self Refresh Cycle Timing
;
;
;
;
;
92CF29A-235
Internal RAM
All Bank Precharge Command
Self Refresh Entry Command
Setup time
Self Refresh Exit
Auto Refresh Mode
TMP92CF29A
2009-06-11
Set

Related parts for TMP92xy29FG